JAJSF48 March 2018 LP87561-Q1 , LP87562-Q1 , LP87563-Q1 , LP87564-Q1 , LP87565-Q1
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Address: 0x04
D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
EN_BUCK1 | EN_PIN_CTRL1 | BUCK1_EN_PIN_SELECT[1:0] | EN_ROOF_FLOOR1 | EN_RDIS1 | BUCK1_FPWM | Reserved |
Bits | Field | Type | Default | Description |
---|---|---|---|---|
7 | EN_BUCK1 | R/W | X | This bit enables the BUCK1 regulator
0h = BUCK1 regulator is disabled 1h = BUCK1 regulator is enabled |
6 | EN_PIN_CTRL1 | R/W | X | This bit enables the EN1, EN2, EN3 pin control for the BUCK1 regulator
0h = Only the EN_BUCK1 bit controls the BUCK1 regulator 1h = EN_BUCK1 bit AND ENx pin control the BUCK1 regulator |
5:4 | BUCK1_EN_PIN_SELECT[1:0] | R/W | X | This bit enables the EN1, EN2, EN3 pin control for BUCK1 regulator
0h = EN_BUCK1 bit AND EN1 pin control the BUCK1 regulator 1h = EN_BUCK1 bit AND EN2 pin control the BUCK1 regulator 2h = EN_BUCK1 bit AND EN3 pin control the BUCK1 regulator 3h = Reserved |
3 | EN_ROOF_FLOOR1 | R/W | 0h | This bit enables the roof and floor control of EN1, EN2, EN3 pin if the EN_PIN_CTRL1 bit is set to 1h.
0h = Enable and disable (1/0) control 1h = Roof and floor (1/0) control |
2 | EN_RDIS1 | R/W | 1h | This bit enables the output discharge resistor when the BUCK1 regulator is disabled.
0h = Discharge resistor disabled 1h = Discharge resistor enabled |
1 | BUCK1_FPWM | R/W | X | This bit forces the BUCK1 regulator to operate in PWM mode.
0h = Automatic transitions between PFM and PWM modes (AUTO mode). 1h = Forced to PWM operation |
0 | Reserved | R/W | 0h |