SLAS703C April 2010 – September 2020 MSP430BT5190
PRODUCTION DATA
TB0 is a 16-bit timer/counter (Timer_B type) with seven capture/compare registers. TB0 can support multiple capture/compare registers, PWM outputs, and interval timing. It also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER |
---|---|---|---|---|---|---|
PZ, ZQW | PZ, ZQW | |||||
50, M12-P4.7 | TB0CLK | TBCLK | Timer | NA | NA | |
ACLK | ACLK | |||||
SMCLK | SMCLK | |||||
50, M12-P4.7 | TB0CLK | TBCLK | ||||
43, J8-P4.0 | TB0.0 | CCI0A | CCR0 | TB0 | TB0.0 | 43, J8-P4.0 |
43, J8-P4.0 | TB0.0 | CCI0B | ADC12 (internal) ADC12SHSx = {2} | |||
DVSS | GND | |||||
DVCC | VCC | |||||
44, M9-P4.1 | TB0.1 | CCI1A | CCR1 | TB1 | TB0.1 | 44, M9-P4.1 |
44, M9-P4.1 | TB0.1 | CCI1B | ADC12 (internal) ADC12SHSx = {3} | |||
DVSS | GND | |||||
DVCC | VCC | |||||
45, L9-P4.2 | TB0.2 | CCI2A | CCR2 | TB2 | TB0.2 | 45, L9-P4.2 |
45, L9-P4.2 | TB0.2 | CCI2B | ||||
DVSS | GND | |||||
DVCC | VCC | |||||
46, L10-P4.3 | TB0.3 | CCI3A | CCR3 | TB3 | TB0.3 | 46, L10-P4.3 |
46, L10-P4.3 | TB0.3 | CCI3B | ||||
DVSS | GND | |||||
DVCC | VCC | |||||
47, M10-P4.4 | TB0.4 | CCI4A | CCR4 | TB4 | TB0.4 | 47, M10-P4.4 |
47, M10-P4.4 | TB0.4 | CCI4B | ||||
DVSS | GND | |||||
DVCC | VCC | |||||
48, L11-P4.5 | TB0.5 | CCI5A | CCR5 | TB5 | TB0.5 | 48, L11-P4.5 |
48, L11-P4.5 | TB0.5 | CCI5B | ||||
DVSS | GND | |||||
DVCC | VCC | |||||
49, M11-P4.6 | TB0.6 | CCI6A | CCR6 | TB6 | TB0.6 | 49, M11-P4.6 |
ACLK (internal) | CCI6B | |||||
DVSS | GND | |||||
DVCC | VCC |