JAJS263H July 2000 – May 2018 MSP430F133 , MSP430F135 , MSP430F147 , MSP430F1471 , MSP430F148 , MSP430F1481 , MSP430F149 , MSP430F1491
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
fTAx | Timer_A or Timer_B output frequency | Internal clock source, SMCLK signal applied(1),
TA0 to TA2, TB0 to TB6, CL = 20 pF |
DC | fSYSTEM | MHz | ||
fACLK | Clock output frequency | Measured at P5.6/ACLK | CL = 20 pF | fSYSTEM | MHz | ||
fMCLK | Measured at P5.4/MCLK | fSYSTEM | |||||
fSMCLK | Measured at P5.5/SMCLK | fSYSTEM | |||||
tXdc | Duty cycle of output frequency | Measured at P2.0/ACLK,
CL = 20 pF, VCC = 2.2 V or 3 V |
fACLK = fLFXT1 = fXT1 | 40% | 60% | ||
fACLK = fLFXT1 = fLF | 30% | 70% | |||||
fACLK = fLFXT1/n | 50% | ||||||
Measured at P1 4/SMCLK,
CL = 20 pF, VCC = 2.2 V or 3 V |
fSMCLK = fLFXT1 = fXT1 | 40% | 60% | ||||
fSMCLK = fLFXT1 = fLF | 35% | 65% | |||||
fSMCLK = fLFXT1/n | 50% – 15 ns | 50% | 50% + 15 ns | ||||
fSMCLK = fDCOCLK | 50% – 15 ns | 50% | 50% + 15 ns |