JAJSJ40M June 2007 – March 2022 MSP430F2416 , MSP430F2417 , MSP430F2418 , MSP430F2419 , MSP430F2616 , MSP430F2617 , MSP430F2618 , MSP430F2619
PRODUCTION DATA
Section 7.2 describes the signals for all device variants and package options.
TERMINAL | I/O | DESCRIPTION | |||
---|---|---|---|---|---|
NAME | NO. | ||||
PM 64‑PIN | PN 80‑PIN | ZCA or ZQW 113‑PIN | |||
AVCC | 64 | 80 | A2 | Analog supply voltage, positive terminal. Supplies only the analog portion of ADC12 and DAC12. | |
AVSS | 62 | 78 | B2, B3 | Analog supply voltage, negative terminal. Supplies only the analog portion of ADC12 and DAC12. | |
DVCC1 | 1 | 1 | A1 | Digital supply voltage, positive terminal. Supplies all digital parts. | |
DVSS1 | 63 | 79 | A3 | Digital supply voltage, negative terminal. Supplies all digital parts. | |
DVCC2 | 52 | F12 | Digital supply voltage, positive terminal. Supplies all digital parts. | ||
DVSS2 | 53 | E12 | Digital supply voltage, negative terminal. Supplies all digital parts. | ||
P1.0/TACLK/CAOUT | 12 | 12 | G2 | I/O | General-purpose digital I/O pin |
Timer_A, clock signal TACLK input | |||||
Comparator_A output | |||||
P1.1/TA0 | 13 | 13 | H1 | I/O | General-purpose digital I/O pin |
Timer_A, capture: CCI0A input, compare: Out0 output | |||||
BSL transmit | |||||
P1.2/TA1 | 14 | 14 | H2 | I/O | General-purpose digital I/O pin |
Timer_A, capture: CCI1A input, compare: Out1 output | |||||
P1.3/TA2 | 15 | 15 | J1 | I/O | General-purpose digital I/O pin |
Timer_A, capture: CCI2A input, compare: Out2 output | |||||
P1.4/SMCLK | 16 | 16 | J2 | I/O | General-purpose digital I/O pin |
SMCLK signal output | |||||
P1.5/TA0 | 17 | 17 | K1 | I/O | General-purpose digital I/O pin |
Timer_A, compare: Out0 output | |||||
P1.6/TA1 | 18 | 18 | K2 | I/O | General-purpose digital I/O pin |
Timer_A, compare: Out1 output | |||||
P1.7/TA2 | 19 | 19 | L1 | I/O | General-purpose digital I/O pin |
Timer_A, compare: Out2 output | |||||
P2.0/ACLK/CA2 | 20 | 20 | M1 | I/O | General-purpose digital I/O pin |
ACLK output | |||||
Comparator_A input | |||||
P2.1/TAINCLK/CA3 | 21 | 21 | M2 | I/O | General-purpose digital I/O pin |
Timer_A, clock signal at INCLK | |||||
P2.2/CAOUT/TA0/CA4 | 22 | 22 | M3 | I/O | General-purpose digital I/O pin |
Timer_A, capture: CCI0B input | |||||
Comparator_A output | |||||
BSL receive | |||||
Comparator_A input | |||||
P2.3/CA0/TA1 | 23 | 23 | L3 | I/O | General-purpose digital I/O pin |
Timer_A, compare: Out1 output | |||||
Comparator_A input | |||||
P2.4/CA1/TA2 | 24 | 24 | L4 | I/O | General-purpose digital I/O pin |
Timer_A, compare: Out2 output | |||||
Comparator_A input | |||||
P2.5/ROSC/CA5 | 25 | 25 | M4 | I/O | General-purpose digital I/O pin |
Input for external resistor defining the DCO nominal frequency | |||||
Comparator_A input | |||||
P2.6/ADC12CLK/ DMAE0(1)/CA6 | 26 | 26 | J4 | I/O | General-purpose digital I/O pin |
Conversion clock for 12-bit ADC | |||||
DMA channel 0 external trigger | |||||
Comparator_A input | |||||
P2.7/TA0/CA7 | 27 | 27 | L5 | I/O | General-purpose digital I/O pin |
Timer_A, compare: Out0 output | |||||
Comparator_A input | |||||
P3.0/UCB0STE/ UCA0CLK | 28 | 28 | M5 | I/O | General-purpose digital I/O pin |
USCI_B0 slave transmit enable | |||||
USCI_A0 clock input/output | |||||
P3.1/UCB0SIMO/ UCB0SDA | 29 | 29 | L6 | I/O | General-purpose digital I/O pin |
USCI_B0 slave in master out for SPI mode | |||||
USCI_B0 SDA I2C data in I2C mode | |||||
P3.2/UCB0SOMI/ UCB0SCL | 30 | 30 | M6 | I/O | General-purpose digital I/O pin |
USCI_B0 slave out master in for SPI mode | |||||
USCI_B0 SCL I2C clock in I2C mode | |||||
P3.3/UCB0CLK/ UCA0STE | 31 | 31 | L7 | I/O | General-purpose digital I/O |
USCI_B0 clock input/output | |||||
USCI_A0 slave transmit enable | |||||
P3.4/UCA0TXD/ UCA0SIMO | 32 | 32 | M7 | I/O | General-purpose digital I/O pin |
USCI_A transmit data output in UART mode | |||||
USCI_A slave data in/master out for SPI mode | |||||
P3.5/UCA0RXD/ UCA0SOMI | 33 | 33 | L8 | I/O | General-purpose digital I/O pin |
USCI_A0 receive data input in UART mode | |||||
USCI_A0 slave data out/master in for SPI mode | |||||
P3.6/UCA1TXD/ UCA1SIMO | 34 | 34 | M8 | I/O | General-purpose digital I/O pin |
USCI_A1 transmit data output in UART mode | |||||
USCI_A1 slave data in/master out for SPI mode | |||||
P3.7/UCA1RXD/ UCA1SOMI | 35 | 35 | L9 | I/O | General-purpose digital I/O pin |
USCI_A1 receive data input in UART mode | |||||
USCI_A1 slave data out/master in for SPI mode | |||||
P4.0/TB0 | 36 | 36 | M9 | I/O | General-purpose digital I/O pin |
Timer_B, capture: CCI0A/B input, compare: Out0 output | |||||
P4.1/TB1 | 37 | 37 | J9 | I/O | General-purpose digital I/O pin |
Timer_B, capture: CCI1A/B input, compare: Out1 output | |||||
P4.2/TB2 | 38 | 38 | M10 | I/O | General-purpose digital I/O pin |
Timer_B, capture: CCI2A/B input, compare: Out2 output | |||||
P4.3/TB3 | 39 | 39 | L10 | I/O | General-purpose digital I/O pin |
Timer_B, capture: CCI3A/B input, compare: Out3 output | |||||
P4.4/TB4 | 40 | 40 | M11 | I/O | General-purpose digital I/O pin |
Timer_B, capture: CCI4A/B input, compare: Out4 output | |||||
P4.5/TB5 | 41 | 41 | M12 | I/O | General-purpose digital I/O pin |
Timer_B, capture: CCI5A/B input, compare: Out5 output | |||||
P4.6/TB6 | 42 | 42 | L12 | I/O | General-purpose digital I/O pin |
Timer_B, capture: CCI6A input, compare: Out6 output | |||||
P4.7/TBCLK | 43 | 43 | K11 | I/O | General-purpose digital I/O pin |
Timer_B, clock signal TBCLK input | |||||
P5.0/UCB1STE/ UCA1CLK | 44 | 44 | K12 | I/O | General-purpose digital I/O pin |
USCI_B1 slave transmit enable | |||||
USCI_A1 clock input/output | |||||
P5.1/UCB1SIMO/ UCB1SDA | 45 | 45 | J11 | I/O | General-purpose digital I/O pin |
USCI_B1 slave in master out for SPI mode | |||||
USCI_B1 SDA I2C data in I2C mode | |||||
P5.2/UCB1SOMI/ UCB1SCL | 46 | 46 | J12 | I/O | General-purpose digital I/O pin |
USCI_B1 slave out master in for SPI mode | |||||
USCI_B1 SCL I2C clock in I2C mode | |||||
P5.3/UCB1CLK/ UCA1STE | 47 | 47 | H11 | I/O | General-purpose digital I/O |
USCI_B1 clock input/output | |||||
USCI_A1 slave transmit enable | |||||
P5.4/MCLK | 48 | 48 | H12 | I/O | General-purpose digital I/O pin |
Main system clock MCLK output | |||||
P5.5/SMCLK | 49 | 49 | G11 | I/O | General-purpose digital I/O pin |
Submain system clock SMCLK output | |||||
P5.6/ACLK | 50 | 50 | G12 | I/O | General-purpose digital I/O pin |
Auxiliary clock ACLK output | |||||
P5.7/TBOUTH/SVSOUT | 51 | 51 | F11 | I/O | General-purpose digital I/O pin |
Switch all PWM digital output ports to high impedance – Timer_B TB0 to TB6 | |||||
SVS comparator output | |||||
P6.0/A0 | 59 | 75 | D4 | I/O | General-purpose digital I/O pin |
Analog input A0 for 12-bit ADC | |||||
P6.1/A1 | 60 | 76 | A4 | I/O | General-purpose digital I/O pin |
Analog input A1 for 12-bit ADC | |||||
P6.2/A2 | 61 | 77 | B4 | I/O | General-purpose digital I/O pin |
Analog input A2 for 12-bit ADC | |||||
P6.3/A3 | 2 | 2 | B1 | I/O | General-purpose digital I/O pin |
Analog input A3 for 12-bit ADC | |||||
P6.4/A4 | 3 | 3 | C1 | I/O | General-purpose digital I/O pin |
Analog input A4 for 12-bit ADC | |||||
P6.5/A5/DAC1(1) | 4 | 4 | C2, C3 |
I/O | General-purpose digital I/O pin |
Analog input A5 for 12-bit ADC | |||||
DAC12.1 output | |||||
P6.6/A6/DAC0(1) | 5 | 5 | D1 | I/O | General-purpose digital I/O pin |
Analog input A6 for 12-bit ADC | |||||
DAC12.0 output | |||||
P6.7/A7/DAC1(1)/SVSIN | 6 | 6 | D2 | I/O | General-purpose digital I/O pin |
Analog input A7 for 12-bit ADC | |||||
DAC12.1 output | |||||
SVS input | |||||
P7.0 | 54 | E11 | I/O | General-purpose digital I/O pin | |
P7.1 | 55 | D12 | I/O | General-purpose digital I/O pin | |
P7.2 | 56 | D11 | I/O | General-purpose digital I/O pin | |
P7.3 | 57 | C12 | I/O | General-purpose digital I/O pin | |
P7.4 | 58 | C11 | I/O | General-purpose digital I/O pin | |
P7.5 | 59 | B12 | I/O | General-purpose digital I/O pin | |
P7.6 | 60 | A12 | I/O | General-purpose digital I/O pin | |
P7.7 | 61 | A11 | I/O | General-purpose digital I/O pin | |
P8.0 | 62 | B10 | I/O | General-purpose digital I/O pin | |
P8.1 | 63 | A10 | I/O | General-purpose digital I/O pin | |
P8.2 | 64 | D9 | I/O | General-purpose digital I/O pin | |
P8.3 | 65 | A9 | I/O | General-purpose digital I/O pin | |
P8.4 | 66 | B9 | I/O | General-purpose digital I/O pin | |
P8.5 | 67 | B8 | I/O | General-purpose digital I/O pin | |
P8.6/XT2OUT | 68 | A8 | I/O | General-purpose digital I/O pin | |
Output terminal of crystal oscillator XT2 | |||||
P8.7/XT2IN | 69 | A7 | I/O | General-purpose digital I/O pin | |
Input port for crystal oscillator XT2. Only standard crystals can be connected. | |||||
XT2OUT | 52 | O | Output terminal of crystal oscillator XT2 | ||
XT2IN | 53 | I | Input port for crystal oscillator XT2 | ||
RST/NMI | 58 | 74 | B5 | I | Reset input, nonmaskable interrupt input port, or bootloader start (in flash devices) |
TCK | 57 | 73 | A5 | I | Test clock (JTAG). TCK is the clock input port for device programming test and bootloader start |
TDI/TCLK | 55 | 71 | A6 | I | Test data input or test clock input. The device protection fuse is connected to TDI/TCLK. |
TDO/TDI | 54 | 70 | B7 | I/O | Test data output port. TDO/TDI data output or programming data input terminal. |
TMS | 56 | 72 | B6 | I | Test mode select. TMS is used as an input port for device programming and test. |
VeREF+/DAC0(1) | 10 | 10 | F2 | I | Input for an external reference voltage |
DAC12.0 output | |||||
VREF+ | 7 | 7 | E2 | O | Output of positive terminal of the reference voltage in the ADC12 |
VREF-/VeREF- | 11 | 11 | G1 | I | Negative terminal for the reference voltage for both sources, the internal reference voltage or an external applied reference voltage |
XIN | 8 | 8 | E1 | I | Input port for crystal oscillator XT1. Standard or watch crystals can be connected. |
XOUT | 9 | 9 | F1 | O | Output port for crystal oscillator XT1. Standard or watch crystals can be connected. |
Reserved | – | – | (2) | NA | Reserved pins. TI recommends connecting to DVSS and AVSS. |