JAJSFS9R August 2010 – September 2018 MSP430F5131 , MSP430F5132 , MSP430F5151 , MSP430F5152 , MSP430F5171 , MSP430F5172
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
DVCC | Digital supply voltage | V(DVSS) = 0 V | 1.8 | 3.6 | V | ||
fREF,DCO | Timer_D input reference clock frequency | PMMCOREVx = 0 | 1.8 V ≤ VCC ≤ 3.6 V | 8 | 12.0 | MHz | |
PMMCOREVx = 1 | 2.0 V ≤ VCC ≤ 3.6 V | 8 | 16.0 | ||||
PMMCOREVx = 2 | 2.2 V ≤ VCC ≤ 3.6 V | 8 | 20.0 | ||||
PMMCOREVx = 3 | 2.4 V ≤ VCC ≤ 3.6 V | 8 | 25.5 | ||||
I(64MHz) | I(DVCC) at 64-MHz Timer_D clock, clock generator only | freference = 8 MHz, MCx = 0, TDHREGEN = 1,
TDHMx = 0, TDHCLKCR = 0 |
253 | 320 | µA | ||
I(128MHz) | I(DVCC) at 128-MHz Timer_D clock, clock generator only | freference = 16 MHz, MCx = 0, TDHREGEN = 1,
TDHMx = 0, TDHCLKCR = 0 |
285 | 360 | µA | ||
I(200MHz) | I(DVCC) at 200-MHz Timer_D clock, clock generator only | freference = 25 MHz, MCx = 0, TDHREGEN = 1,
TDHMx = 0, TDHCLKCR = 1 |
280 | 345 | µA | ||
I(256MHz) | I(DVCC) at 256-MHz Timer_D clock, clock generator only | freference = 16 MHz, MCx = 0, TDHREGEN = 1,
TDHMx = 1, TDHCLKCR = 1 |
265 | 330 | µA | ||
I(0,16,64) | I(DVCC) | TDHCLKRx = 0, TDHCLKSRx = 16,
TDHCLKTRIM = 64 |
2.2 V | 244 | µA | ||
3.0 V | 295 | 325 | |||||
I(1,16,64) | I(DVCC) | TDHCLKRx = 1, TDHCLKSRx = 16,
TDHCLKTRIM = 64 |
2.2 V | 282 | µA | ||
3.0 V | 300 | 400 | |||||
I(2,16,64) | I(DVCC) | TDHCLKRx = 2, TDHCLKSRx = 16,
TDHCLKTRIM = 64 |
2.2 V | 358 | µA | ||
3.0 V | 414 | 470 |