JAJSG87B September 2013 – September 2018 MSP430F5232 , MSP430F5234 , MSP430F5237 , MSP430F5239 , MSP430F5242 , MSP430F5244 , MSP430F5247 , MSP430F5249
PRODUCTION DATA.
Table 4-1 describes the signals for all device variants and package options.
TERMINAL | I/O(1) | DESCRIPTION | |||
---|---|---|---|---|---|
NAME | NO. | ||||
RGC | ZQE | RGZ | |||
P6.4/CB4/A4 | 5 | C1 | 2 | I/O | General-purpose digital I/O |
Comparator_B input CB4 | |||||
Analog input A4 for the ADC (not available on all device types) | |||||
P6.5/CB5/A5 | 6 | D2 | 3 | I/O | General-purpose digital I/O |
Comparator_B input CB5 | |||||
Analog input A5 for the ADC (not available on all device types) | |||||
P6.6/CB6/A6 | 7 | D1 | N/A | I/O | General-purpose digital I/O (not available on all device types) |
Comparator_B input CB6 (not available on all device types) | |||||
Analog input A6 for the ADC (not available on all device types) | |||||
P6.7/CB7/A7 | 8 | D3 | N/A | I/O | General-purpose digital I/O (not available on all device types) |
Comparator_B input CB7 (not available on all device types) | |||||
Analog input A7 for the ADC (not available on all device types) | |||||
P5.0/A8/VeREF+ | 9 | E1 | 4 | I/O | General-purpose digital I/O |
Analog input A8 for the ADC (not available on all device types) | |||||
Input for an external reference voltage to the ADC (not available on all device types) | |||||
P5.1/A9/VeREF- | 10 | E2 | 5 | I/O | General-purpose digital I/O |
Analog input A9 for the ADC (not available on all device types) | |||||
Negative terminal for the ADC reference voltage for an external applied reference voltage (not available on all device types) | |||||
AVCC | 11 | F2 | 6 | Analog power supply | |
P5.4/XIN | 12 | F1 | 7 | I/O | General-purpose digital I/O |
Input terminal for crystal oscillator XT1 | |||||
P5.5/XOUT | 13 | G1 | 8 | I/O | General-purpose digital I/O |
Output terminal of crystal oscillator XT1 | |||||
AVSS | 14 | G2 | 9 | Analog ground supply | |
DVCC | 15 | H1 | 10 | Digital power supply | |
DVSS | 16 | J1 | 11 | Digital ground supply | |
VCORE(4) | 17 | J2 | 12 | Regulated core power supply output (internal use only, no external current loading) | |
P1.0/TA0CLK/ACLK | 18 | H2 | 13 | I/O | General-purpose digital I/O with port interrupt |
TA0 clock signal TA0CLK input | |||||
ACLK output (divided by 1, 2, 4, 8, 16, or 32) | |||||
P1.1/TA0.0 | 19 | H3 | 14 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR0 capture: CCI0A input, compare: Out0 output | |||||
BSL transmit output | |||||
P1.2/TA0.1 | 20 | J3 | 15 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR1 capture: CCI1A input, compare: Out1 output | |||||
BSL receive input | |||||
P1.3/TA0.2 | 21 | G4 | 16 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR2 capture: CCI2A input, compare: Out2 output | |||||
P1.4/TA0.3 | 22 | H4 | 17 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR3 capture: CCI3A input compare: Out3 output | |||||
P1.5/TA0.4 | 23 | J4 | 18 | I/O | General-purpose digital I/O with port interrupt |
TA0 CCR4 capture: CCI4A input, compare: Out4 output | |||||
P1.6/TA1CLK/CBOUT | 24 | G5 | 19 | I/O | General-purpose digital I/O with port interrupt |
TA1 clock signal TA1CLK input | |||||
Comparator_B output | |||||
P1.7/TA1.0 | 25 | H5 | 20 | I/O | General-purpose digital I/O with port interrupt |
TA1 CCR0 capture: CCI0A input, compare: Out0 output | |||||
P2.0/TA1.1 | 26 | J5 | N/A | I/O | General-purpose digital I/O with port interrupt (not available on all device types) |
TA1 CCR1 capture: CCI1A input, compare: Out1 output (not available on all device types) | |||||
P2.1/TA1.2 | 27 | G6 | N/A | I/O | General-purpose digital I/O with port interrupt (not available on all device types) |
TA1 CCR2 capture: CCI2A input, compare: Out2 output (not available on all device types) | |||||
P2.2/TA2CLK/SMCLK | 28 | J6 | N/A | I/O | General-purpose digital I/O with port interrupt (not available on all device types) |
TA2 clock signal TA2CLK input | |||||
SMCLK output (not available on all device types) | |||||
P2.3/TA2.0 | 29 | H6 | N/A | I/O | General-purpose digital I/O with port interrupt (not available on all device types) |
TA2 CCR0 capture: CCI0A input, compare: Out0 output (not available on all device types) | |||||
P2.4/TA2.1 | 30 | J7 | N/A | I/O | General-purpose digital I/O with port interrupt (not available on all device types) |
TA2 CCR1 capture: CCI1A input, compare: Out1 output (not available on all device types) | |||||
P2.5/TA2.2 | 31 | J8 | N/A | I/O | General-purpose digital I/O with port interrupt (not available on all device types) |
TA2 CCR2 capture: CCI2A input, compare: Out2 output (not available on all device types) | |||||
P2.6/RTCCLK/DMAE0 | 32 | J9 | N/A | I/O | General-purpose digital I/O with port interrupt (not available on all device types) |
RTC clock output for calibration (not available on all device types) | |||||
DMA external trigger input (not available on all device types) | |||||
P2.7/UCB0STE/UCA0CLK | 33 | H7 | 21 | I/O | General-purpose digital I/O |
Slave transmit enable for USCI_B0 SPI mode | |||||
Clock signal input for USCI_A0 SPI slave mode | |||||
Clock signal output for USCI_A0 SPI master mode | |||||
P3.0/UCB0SIMO/UCB0SDA | 34 | H8 | 22 | I/O | General-purpose digital I/O |
Slave in, master out for USCI_B0 SPI mode | |||||
I2C data for USCI_B0 I2C mode | |||||
P3.1/UCB0SOMI/UCB0SCL | 35 | H9 | 23 | I/O | General-purpose digital I/O |
Slave out, master in for USCI_B0 SPI mode | |||||
I2C clock for USCI_B0 I2C mode | |||||
P3.2/UCB0CLK/UCA0STE | 36 | G8 | 24 | I/O | General-purpose digital I/O |
Clock signal input for USCI_B0 SPI slave mode | |||||
Clock signal output for USCI_B0 SPI master mode | |||||
Slave transmit enable for USCI_A0 SPI mode | |||||
P3.3/UCA0TXD/UCA0SIMO | 37 | G9 | 25 | I/O | General-purpose digital I/O |
Transmit data for USCI_A0 UART mode | |||||
Slave in, master out for USCI_A0 SPI mode | |||||
P3.4/UCA0RXD/UCA0SOMI | 38 | G7 | 26 | I/O | General-purpose digital I/O |
Receive data for USCI_A0 UART mode | |||||
Slave out, master in for USCI_A0 SPI mode | |||||
DVSS | 39 | F9 | 27 | Digital ground supply | |
DVCC | 40 | E9 | 28 | Digital power supply | |
P4.0/PM_UCB1STE/ PM_UCA1CLK | 41 | E8 | 29 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Slave transmit enable for USCI_B1 SPI mode | |||||
Default mapping: Clock signal input for USCI_A1 SPI slave mode | |||||
Default mapping: Clock signal output for USCI_A1 SPI master mode | |||||
P4.1/PM_UCB1SIMO/ PM_UCB1SDA | 42 | E7 | 30 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Slave in, master out for USCI_B1 SPI mode | |||||
Default mapping: I2C data for USCI_B1 I2C mode | |||||
P4.2/PM_UCB1SOMI/ PM_UCB1SCL | 43 | D9 | 31 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Slave out, master in for USCI_B1 SPI mode | |||||
Default mapping: I2C clock for USCI_B1 I2C mode | |||||
P4.3/PM_UCB1CLK/ PM_UCA1STE | 44 | D8 | 32 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Clock signal input for USCI_B1 SPI slave mode | |||||
Default mapping: Clock signal output for USCI_B1 SPI master mode | |||||
Default mapping: Slave transmit enable for USCI_A1 SPI mode | |||||
P4.4/PM_UCA1TXD/ PM_UCA1SIMO | 45 | D7 | 33 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Transmit data for USCI_A1 UART mode | |||||
Default mapping: Slave in, master out for USCI_A1 SPI mode | |||||
P4.5/PM_UCA1RXD/ PM_UCA1SOMI | 46 | C9 | 34 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Receive data for USCI_A1 UART mode | |||||
Default mapping: Slave out, master in for USCI_A1 SPI mode | |||||
P4.6/PM_NONE | 47 | C8 | 35 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: no secondary function. | |||||
P4.7/PM_NONE | 48 | C7 | N/A | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function (not available on all device types) |
Default mapping: no secondary function. (not available on all device types) | |||||
P7.0/TB0.0 | 49 | B8, B9 | N/A | I/O | General-purpose digital I/O (not available on all device types) |
TB0 CCR0 capture: CCI0A input, compare: Out0 output (not available on all device types) | |||||
P7.1/TB0.1 | 50 | A9 | N/A | I/O | General-purpose digital I/O (not available on all device types) |
TB0 CCR1 capture: CCI1A input, compare: Out1 output (not available on all device types) | |||||
P7.2/TB0.2 | 51 | B7 | N/A | I/O | General-purpose digital I/O (not available on all device types) |
TB0 CCR2 capture: CCI2A input, compare: Out2 output (not available on all device types) | |||||
P7.3/TB0.3 | 52 | A8 | N/A | I/O | General-purpose digital I/O (not available on all device types) |
TB0 CCR3 capture: CCI3A input, compare: Out3 output (not available on all device types) | |||||
P7.4/TB0.4 | 53 | A7 | N/A | I/O | General-purpose digital I/O (not available on all device types) |
TB0 CCR4 capture: CCI4A input, compare: Out4 output (not available on all device types) | |||||
P7.5/TB0.5 | 54 | A6 | N/A | I/O | General-purpose digital I/O (not available on all device types) |
TB0 CCR5 capture: CCI5A input, compare: Out5 output (not available on all device types) | |||||
RST/NMI | 56 | A5 | 37 | I | Reset input, active low (also see Section 4.2.1)(7) |
Nonmaskable interrupt input | |||||
P5.2/XT2IN | 57 | B5 | 38 | I/O | General-purpose digital I/O |
Input terminal for crystal oscillator XT2 | |||||
P5.3/XT2OUT | 58 | B4 | 39 | I/O | General-purpose digital I/O \ |
Output terminal of crystal oscillator XT2 | |||||
TEST/SBWTCK(5) | 59 | A4 | 40 | I | Test mode pin – Selects four-wire JTAG operation |
Spy-Bi-Wire input clock when Spy-Bi-Wire operation activated | |||||
PJ.0/TDO(6) | 60 | C5 | 41 | I/O | General-purpose digital I/O |
JTAG test data output port | |||||
PJ.1/TDI/TCLK(6) | 61 | C4 | 42 | I/O | General-purpose digital I/O |
JTAG test data input or test clock input | |||||
PJ.2/TMS(6) | 62 | A3 | 43 | I/O | General-purpose digital I/O |
JTAG test mode select | |||||
PJ.3/TCK(6) | 63 | B3 | 44 | I/O | General-purpose digital I/O |
JTAG test clock | |||||
RSTDVCC/SBWTDIO(6) | 64 | A2 | 45 | I/O | Reset input active low (also see Section 4.2.1)(8) |
Spy-Bi-Wire data input/output when Spy-Bi-Wire operation activated | |||||
P6.0/CB0/A0 | 1 | A1 | 46 | I/O | General-purpose digital I/O |
Comparator_B input CB0 | |||||
Analog input A0 for the ADC (not available on all device types) | |||||
P6.1/CB1/A1 | 2 | B2 | 47 | I/O | General-purpose digital I/O |
Comparator_B input CB1 | |||||
Analog input A1 for the ADC (not available on all device types) | |||||
P6.2/CB2/A2 | 3 | B1 | 48 | I/O | General-purpose digital I/O |
Comparator_B input CB2 | |||||
Analog input A2 for the ADC (not available on all device types) | |||||
P6.3/CB3/A3 | 4 | C2 | 1 | I/O | General-purpose digital I/O |
Comparator_B input CB3 | |||||
Analog input A3 for the ADC (not available on all device types) | |||||
Reserved | 55(2) | (3) | 36(2) | Reserved | |
QFN Pad | Pad | N/A | Pad | QFN package pad. Connection to VSS recommended. |