JAJSG88D May 2013 – October 2020 MSP430F5252 , MSP430F5253 , MSP430F5254 , MSP430F5255 , MSP430F5256 , MSP430F5257 , MSP430F5258 , MSP430F5259
PRODUCTION DATA
Figure 9-5 shows the port diagram. Table 9-52 summarizes the selection of the pin function.
PIN NAME (P4.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | ||
---|---|---|---|---|---|
P4DIR.x(2) | P4SEL.x | P4MAPx | |||
P4.0/P4MAP0 | 0 | P4.0 (I/O) | I: 0; O: 1 | 0 | X |
Mapped secondary digital function | X | 1 | ≤ 30 | ||
P4.1/P4MAP1 | 1 | P4.1 (I/O) | I: 0; O: 1 | 0 | X |
Mapped secondary digital function | X | 1 | ≤ 30 | ||
P4.2/P4MAP2 | 2 | P4.2 (I/O) | I: 0; O: 1 | 0 | X |
Mapped secondary digital function | X | 1 | ≤ 30 | ||
P4.3/P4MAP3 | 3 | P4.3 (I/O) | I: 0; O: 1 | 0 | X |
Mapped secondary digital function | X | 1 | ≤ 30 | ||
P4.4/P4MAP4 | 4 | P4.4 (I/O) | I: 0; O: 1 | 0 | X |
Mapped secondary digital function | X | 1 | ≤ 30 | ||
P4.5/P4MAP5 | 5 | P4.5 (I/O) | I: 0; O: 1 | 0 | X |
Mapped secondary digital function | X | 1 | ≤ 30 | ||
P4.6/P4MAP6 | 6 | P4.6 (I/O) | I: 0; O: 1 | 0 | X |
Mapped secondary digital function | X | 1 | ≤ 30 | ||
P4.7/P4MAP7 | 7 | P4.7 (I/O) | I: 0; O: 1 | 0 | X |
Mapped secondary digital function | X | 1 | ≤ 30 |