JAJSG88D May 2013 – October 2020 MSP430F5252 , MSP430F5253 , MSP430F5254 , MSP430F5255 , MSP430F5256 , MSP430F5257 , MSP430F5258 , MSP430F5259
PRODUCTION DATA
TA2 is a 16-bit timer/counter (Timer_A type) with three capture/compare registers. TA2 supports multiple captures or compares, PWM outputs, and interval timing (see Table 9-14). TA2 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER |
---|---|---|---|---|---|---|
RGC, ZXH, ZQE | RGC, ZXH, ZQE | |||||
1, A1 - P6.0 | TA2CLK | TACLK | Timer | NA | NA | |
ACLK (internal) | ACLK | |||||
SMCLK (internal) | SMCLK | |||||
1, A1 - P6.0 | TA2CLK | TACLK | ||||
2, B2 - P6.1 | TA2.0 | CCI0A | CCR0 | TA0 | TA2.0 | 2, B2 - P6.1 |
DVSS | CCI0B | |||||
DVSS | GND | |||||
DVCC | VCC | |||||
3, B1 - P6.2 | TA2.1 | CCI1A | CCR1 | TA1 | TA2.1 | 3, B1 - P6.2 |
CBOUT (internal) | CCI1B | |||||
DVSS | GND | |||||
DVCC | VCC | |||||
4, C2 - P6.3 | TA2.2 | CCI2A | CCR2 | TA2 | TA2.2 | 4, C2 - P6.3 |
ACLK (internal) | CCI2B | |||||
DVSS | GND | |||||
DVCC | VCC |