JAJSG88D May 2013 – October 2020 MSP430F5252 , MSP430F5253 , MSP430F5254 , MSP430F5255 , MSP430F5256 , MSP430F5257 , MSP430F5258 , MSP430F5259
PRODUCTION DATA
Table 7-1 describes the device signals.
TERMINAL | I/O(1) | SUPPLY | DESCRIPTION | ||
---|---|---|---|---|---|
NAME | NO.(2) | ||||
RGC | ZXH, ZQE | ||||
P6.0/TA2CLK/SMCLK/CB0/A0 | 1 | A1 | I/O | DVCC | General-purpose digital I/O with port interrupt |
TA2 clock signal TA2CLK input | |||||
SMCLK output | |||||
Comparator_B input CB0 | |||||
Analog input A0 for ADC (not available on all device types) | |||||
P6.1/TA2.0/CB1/A1 | 2 | B2 | I/O | DVCC | General-purpose digital I/O with port interrupt |
TA2 CCR0 capture: CCI0A input, compare: Out0 output | |||||
Comparator_B input CB1 | |||||
Analog input A1 for ADC (not available on all device types) | |||||
BSL transmit output | |||||
P6.2/TA2.1/CB2/A2 | 3 | B1 | I/O | DVCC | General-purpose digital I/O with port interrupt |
TA2 CCR1 capture: CCI1A input, compare: Out1 output | |||||
Comparator_B input CB2 | |||||
Analog input A2 for ADC (not available on all device types) | |||||
BSL receive input | |||||
P6.3/TA2.2/CB3/A3 | 4 | C2 | I/O | DVCC | General-purpose digital I/O with port interrupt |
TA2 CCR2 capture: CCI2A input, compare: Out2 output | |||||
Comparator_B input CB3 | |||||
Analog input A3 for ADC (not available on all device types) | |||||
P6.4/CB4/A4 | 5 | C1 | I/O | DVCC | General-purpose digital I/O with port interrupt |
Comparator_B input CB4 | |||||
Analog input A4 for ADC (not available on all device types) | |||||
P6.5/CB5/A5 | 6 | D2 | I/O | DVCC | General-purpose digital I/O with port interrupt |
Comparator_B input CB5 | |||||
Analog input A5 for ADC (not available on all device types) | |||||
P6.6/CB6/A6 | 7 | D1 | I/O | DVCC | General-purpose digital I/O with port interrupt |
Comparator_B input CB6 | |||||
Analog input A6 for ADC (not available on all device types) | |||||
P6.7/CB7/A7 | 8 | D3 | I/O | DVCC | General-purpose digital I/O with port interrupt |
Comparator_B input CB7 | |||||
Analog input A7 for ADC (not available on all device types) | |||||
P5.0/A8/VeREF+ | 9 | E1 | I/O | DVCC | General-purpose digital I/O |
Analog input A8 for ADC (not available on all device types) | |||||
Input for an external reference voltage to the ADC (not available on all device types) | |||||
P5.1/A9/VeREF- | 10 | E2 | I/O | DVCC | General-purpose digital I/O |
Analog input A9 for ADC (not available on all device types) | |||||
Negative terminal for the ADC reference voltage for an external applied reference voltage (not available on all device types) | |||||
AVCC | 11 | F2 | Analog power supply | ||
P5.4/XIN | 12 | F1 | I/O | DVCC | General-purpose digital I/O |
Input terminal for crystal oscillator XT1(3) | |||||
P5.5/XOUT | 13 | G1 | I/O | DVCC | General-purpose digital I/O |
Output terminal of crystal oscillator XT1 | |||||
AVSS | 14 | G2 | Analog ground supply | ||
DVCC | 15 | H1 | Digital power supply | ||
DVSS | 16 | J1 | Digital ground supply | ||
VCORE(4) | 17 | J2 | DVCC | Regulated core power supply output (internal use only, no external current loading) | |
P1.0/TA0CLK/ACLK(5) | 18 | H2 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA0 clock signal TA0CLK input | |||||
ACLK output (divided by 1, 2, 4, 8, 16, or 32) | |||||
P1.1/TA0.0(5) | 19 | H3 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA0 CCR0 capture: CCI0A input, compare: Out0 output | |||||
P1.2/TA0.1(5) | 20 | J3 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA0 CCR1 capture: CCI1A input, compare: Out1 output | |||||
P1.3/TA0.2(5) | 21 | G4 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA0 CCR2 capture: CCI2A input, compare: Out2 output | |||||
P1.4/TA0.3(5) | 22 | H4 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA0 CCR3 capture: CCI3A input compare: Out3 output | |||||
P1.5/TA0.4(5) | 23 | J4 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA0 CCR4 capture: CCI4A input, compare: Out4 output | |||||
P1.6/TA1CLK/CBOUT(5) | 24 | G5 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA1 clock signal TA1CLK input | |||||
Comparator_B output | |||||
P1.7/TA1.0(5) | 25 | H5 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA1 CCR0 capture: CCI0A input, compare: Out0 output | |||||
P2.0/TA1.1(5) | 26 | J5 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA1 CCR1 capture: CCI1A input, compare: Out1 output | |||||
P2.1/TA1.2(5) | 27 | G6 | I/O | DVIO | General-purpose digital I/O with port interrupt |
TA1 CCR2 capture: CCI2A input, compare: Out2 output | |||||
P2.2/UCB3SIMO/UCB3SDA(5) | 28 | J6 | I/O | DVIO | General-purpose digital I/O with port interrupt |
Slave in, master out – USCI_B3 SPI mode | |||||
I2C data – USCI_B3 I2C mode | |||||
P2.3/UCB3SOMI/UCB3SCL(5) | 29 | H6 | I/O | DVIO | General-purpose digital I/O with port interrupt |
Slave out, master in – USCI_B3 SPI mode | |||||
I2C clock – USCI_B3 I2C mode | |||||
P2.4/UCB3CLK/UCA3STE(5) | 30 | J7 | I/O | DVIO | General-purpose digital I/O with port interrupt |
Clock signal input – USCI_B3 SPI slave mode | |||||
Clock signal output – USCI_B3 SPI master mode | |||||
Slave transmit enable – USCI_A3 SPI mode | |||||
P2.5/UCB3STE/UCA3CLK(5) | 31 | J8 | I/O | DVIO | General-purpose digital I/O with port interrupt |
Slave transmit enable – USCI_B3 SPI mode | |||||
Clock signal input – USCI_A3 SPI slave mode | |||||
Clock signal output – USCI_A3 SPI master mode | |||||
P2.6/RTCCLK/DMAE0(5) | 32 | J9 | I/O | DVIO | General-purpose digital I/O with port interrupt |
RTC clock output for calibration | |||||
DMA external trigger input | |||||
P2.7/UCB0STE/UCA0CLK(5) | 33 | H7 | I/O | DVIO | General-purpose digital I/O |
Slave transmit enable – USCI_B0 SPI mode | |||||
Clock signal input – USCI_A0 SPI slave mode | |||||
Clock signal output – USCI_A0 SPI master mode | |||||
P3.0/UCB0SIMO/UCB0SDA(5) | 34 | H8 | I/O | DVIO | General-purpose digital I/O |
Slave in, master out – USCI_B0 SPI mode | |||||
I2C data – USCI_B0 I2C mode | |||||
P3.1/UCB0SOMI/UCB0SCL(5) | 35 | H9 | I/O | DVIO | General-purpose digital I/O |
Slave out, master in – USCI_B0 SPI mode | |||||
I2C clock – USCI_B0 I2C mode | |||||
P3.2/UCB0CLK/UCA0STE(5) | 36 | G8 | I/O | DVIO | General-purpose digital I/O |
Clock signal input – USCI_B0 SPI slave mode | |||||
Clock signal output – USCI_B0 SPI master mode | |||||
Slave transmit enable – USCI_A0 SPI mode | |||||
P3.3/UCA0TXD/UCA0SIMO(5) | 37 | G9 | I/O | DVIO | General-purpose digital I/O |
Transmit data – USCI_A0 UART mode | |||||
Slave in, master out – USCI_A0 SPI mode | |||||
P3.4/UCA0RXD/UCA0SOMI(5) | 38 | G7 | I/O | DVIO | General-purpose digital I/O |
Receive data – USCI_A0 UART mode | |||||
Slave out, master in – USCI_A0 SPI mode | |||||
DVSS | 39 | F9 | Digital ground supply | ||
DVIO(6) | 40 | E9 | Digital I/O power supply | ||
P4.0/PM_UCB1STE/ PM_UCA1CLK(5) | 41 | E8 | I/O | DVIO | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Slave transmit enable – USCI_B1 SPI mode | |||||
Default mapping: Clock signal input – USCI_A1 SPI slave mode | |||||
Default mapping: Clock signal output – USCI_A1 SPI master mode | |||||
P4.1/PM_UCB1SIMO/ PM_UCB1SDA(5) | 42 | E7 | I/O | DVIO | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Slave in, master out – USCI_B1 SPI mode | |||||
Default mapping: I2C data – USCI_B1 I2C mode | |||||
P4.2/PM_UCB1SOMI/ PM_UCB1SCL(5) | 43 | D9 | I/O | DVIO | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Slave out, master in – USCI_B1 SPI mode | |||||
Default mapping: I2C clock – USCI_B1 I2C mode | |||||
P4.3/PM_UCB1CLK/ PM_UCA1STE(5) | 44 | D8 | I/O | DVIO | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Clock signal input – USCI_B1 SPI slave mode | |||||
Default mapping: Clock signal output – USCI_B1 SPI master mode | |||||
Default mapping: Slave transmit enable – USCI_A1 SPI mode | |||||
P4.4/PM_UCA1TXD/ PM_UCA1SIMO(5) | 45 | D7 | I/O | DVIO | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Transmit data – USCI_A1 UART mode | |||||
Default mapping: Slave in, master out – USCI_A1 SPI mode | |||||
P4.5/PM_UCA1RXD/ PM_UCA1SOMI(5) | 46 | C9 | I/O | DVIO | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Receive data – USCI_A1 UART mode | |||||
Default mapping: Slave out, master in – USCI_A1 SPI mode | |||||
P4.6/PM_UCA3TXD/ PM_UCA3SIMO(5) | 47 | C8 | I/O | DVIO | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Transmit data – USCI_A3 UART mode | |||||
Default mapping: Slave in, master out – USCI_A3 SPI mode | |||||
P4.7/PM_UCA3RXD/ PM_UCA3SOMI(5) | 48 | C7 | I/O | DVIO | General-purpose digital I/O with reconfigurable port mapping secondary function |
Default mapping: Receive data – USCI_A3 UART mode | |||||
Default mapping: Slave out, master in – USCI_A3 SPI mode | |||||
P7.0/UCA2TXD/UCA2SIMO(5) | 49 | B8, B9 | I/O | DVIO | General-purpose digital I/O |
Transmit data – USCI_A2 UART mode | |||||
Slave in, master out – USCI_A2 SPI mode | |||||
P7.1/UCA2RXD/UCA2SOMI(5) | 50 | A9 | I/O | DVIO | General-purpose digital I/O |
Receive data – USCI_A2 UART mode | |||||
Slave out, master in – USCI_A2 SPI mode | |||||
P7.2/UCB2CLK/UCA2STE(5) | 51 | B7 | I/O | DVIO | General-purpose digital I/O |
Clock signal input – USCI_B2 SPI slave mode | |||||
Clock signal output – USCI_B2 SPI master mode | |||||
Slave transmit enable – USCI_A2 SPI mode | |||||
P7.3/UCB2SIMO/UCB2SDA(5) | 52 | A8 | I/O | DVIO | General-purpose digital I/O |
Slave in, master out – USCI_B2 SPI mode | |||||
I2C data – USCI_B2 I2C mode | |||||
P7.4/UCB2SOMI/UCB2SCL(5) | 53 | A7 | I/O | DVIO | General-purpose digital I/O |
Slave out, master in – USCI_B2 SPI mode | |||||
I2C clock – USCI_B2 I2C mode | |||||
P7.5/UCB2STE/UCA2CLK(5) | 54 | A6 | I/O | DVIO | General-purpose digital I/O |
Slave transmit enable – USCI_B2 SPI mode | |||||
Clock signal input – USCI_A2 SPI slave mode | |||||
Clock signal output – USCI_A2 SPI master mode | |||||
BSLEN(5) | 55 | B6 | I | DVIO | BSL enable with internal pulldown |
RST/NMI(5) | 56 | A5 | I | DVIO | Reset input active low(7)(8) |
Nonmaskable interrupt input(7) | |||||
P5.2/XT2IN | 57 | B5 | I/O | DVCC | General-purpose digital I/O |
Input terminal for crystal oscillator XT2(9) | |||||
P5.3/XT2OUT | 58 | B4 | I/O | DVCC | General-purpose digital I/O |
Output terminal of crystal oscillator XT2 | |||||
TEST/SBWTCK(10) | 59 | A4 | I | DVCC | Test mode pin – Selects four wire JTAG operation |
Spy-Bi-Wire input clock when Spy-Bi-Wire operation activated | |||||
PJ.0/TDO(11) | 60 | C5 | I/O | DVCC | General-purpose digital I/O |
JTAG test data output port | |||||
PJ.1/TDI/TCLK(11) | 61 | C4 | I/O | DVCC | General-purpose digital I/O |
JTAG test data input or test clock input | |||||
PJ.2/TMS(11) | 62 | A3 | I/O | DVCC | General-purpose digital I/O |
JTAG test mode select | |||||
PJ.3/TCK(11) | 63 | B3 | I/O | DVCC | General-purpose digital I/O |
JTAG test clock | |||||
RSTDVCC/SBWTDIO(11) | 64 | A2 | I/O | DVCC | Reset input active low(12) |
Spy-Bi-Wire data input/output when Spy-Bi-Wire operation activated | |||||
Reserved | N/A | (13) | Reserved | ||
QFN Pad | Pad | N/A | QFN package pad. Connection to VSS recommended. |