JAJSG88D May 2013 – October 2020 MSP430F5252 , MSP430F5253 , MSP430F5254 , MSP430F5255 , MSP430F5256 , MSP430F5257 , MSP430F5258 , MSP430F5259
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | VCC | VIO | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|---|
fTB | Timer_B input clock frequency | Internal: SMCLK or ACLK, External: TBCLK, Duty cycle = 50% ±10% | 1.8 V | 1.62 V to 1.8 V | 25 | MHz | |
3.0 V | 1.62 V to 1.98 V | 25 | |||||
tTB,cap | Timer_B capture timing(1) | All capture inputs, minimum pulse duration required for capture | 1.8 V | 1.62 V to 1.8 V | 20 | ns | |
3.0 V | 1.62 V to 1.98 V | 20 |