Table 3-1 Family Members(1)(2)
DEVICE |
PROGRAM MEMORY (KB) |
SRAM (KB) |
Timer_A(3) |
Timer_B(4) |
USCI |
ADC10_A (CH) |
Comp_B (CH) |
I/Os |
PACKAGE |
CHANNEL A:
UART, LIN, IrDA, SPI |
CHANNEL B:
SPI, I2C |
MSP430F5310 |
32 |
6 |
5, 3, 3 |
7 |
2 |
2 |
10 ext, 2 int |
8 |
47 |
64 RGC, 80 ZQE |
2(5) |
2(5) |
6 ext, 2 int |
4 |
31 |
48 PT, 48 RGZ |
MSP430F5309 |
24 |
6 |
5, 3, 3 |
7 |
2 |
2 |
10 ext, 2 int |
8 |
47 |
64 RGC, 80 ZQE |
2(5) |
2(5) |
6 ext, 2 int |
4 |
31 |
48 PT, 48 RGZ, |
MSP430F5308 |
16 |
6 |
5, 3, 3 |
7 |
2 |
2 |
10 ext, 2 int |
8 |
47 |
64 RGC, 80 ZQE |
2(5) |
2(5) |
6 ext, 2 int |
4 |
31 |
48 PT, 48 RGZ, |
MSP430F5304 |
8 |
6 |
5, 3, 3 |
7 |
1 |
1 |
6 ext, 2 int |
- |
31 |
48 PT, 48 RGZ |
(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at
www.ti.com.
(2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at
www.ti.com/packaging.
(3) Each number in the sequence represents an instantiation of Timer_A with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer_A, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
(4) Each number in the sequence represents an instantiation of Timer_B with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer_B, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
(5) Two USCIs are available; however, pinned out functions are limited to what the user configures on port 4 with the port mapping controller (see
Section 6.9.2). It may not be possible to bring out all functions simultaneously.