JAJSG78F July 2011 – September 2018 MSP430F5340 , MSP430F5341 , MSP430F5342
PRODUCTION DATA.
Table 4-1 describes the signals.
TERMINAL | I/O(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
P6.3/CB3/A3 | 1 | I/O | General-purpose digital I/O
Comparator_B input CB3 Analog input A3 for the ADC |
P6.4/CB4/A4 | 2 | I/O | General-purpose digital I/O
Comparator_B input CB4 Analog input A4 for the ADC |
P6.5/CB5/A5 | 3 | I/O | General-purpose digital I/O
Comparator_B input CB5 Analog input A5 for the ADC |
P5.0/A8/VREF+/VeREF+ | 4 | I/O | General-purpose digital I/O
Analog input A8 for the ADC Output of reference voltage to the ADC Input for an external reference voltage to the ADC |
P5.1/A9/VREF-/VeREF- | 5 | I/O | General-purpose digital I/O
Analog input A9 for the ADC Negative terminal for the ADC reference voltage for both sources, the internal reference voltage, or an external applied reference voltage |
AVCC1 | 6 | Analog power supply | |
P5.4/XIN | 7 | I/O | General-purpose digital I/O
Input terminal for crystal oscillator XT1 |
P5.5/XOUT | 8 | I/O | General-purpose digital I/O
Output terminal of crystal oscillator XT1 |
AVSS1 | 9 | Analog ground supply | |
DVCC1 | 10 | Digital power supply | |
DVSS1 | 11 | Digital ground supply | |
VCORE(2) | 12 | Regulated core power supply output (internal use only, no external current loading) | |
P1.0/TA0CLK/ACLK | 13 | I/O | General-purpose digital I/O with port interrupt
TA0 clock signal TA0CLK input ACLK output (divided by 1, 2, 4, 8, 16, or 32) |
P1.1/TA0.0 | 14 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR0 capture: CCI0A input, compare: Out0 output BSL transmit output |
P1.2/TA0.1 | 15 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR1 capture: CCI1A input, compare: Out1 output BSL receive input |
P1.3/TA0.2 | 16 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR2 capture: CCI2A input, compare: Out2 output |
P1.4/TA0.3 | 17 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR3 capture: CCI3A input compare: Out3 output |
P1.5/TA0.4 | 18 | I/O | General-purpose digital I/O with port interrupt
TA0 CCR4 capture: CCI4A input, compare: Out4 output |
P1.6/TA1CLK/CBOUT | 19 | I/O | General-purpose digital I/O with port interrupt
TA1 clock signal TA1CLK input Comparator_B output |
P1.7/TA1.0 | 20 | I/O | General-purpose digital I/O with port interrupt
TA1 CCR0 capture: CCI0A input, compare: Out0 output |
P2.7/UCB0STE/UCA0CLK | 21 | I/O | General-purpose digital I/O with port interrupt
Slave transmit enable for USCI_B0 SPI mode Clock signal input for USCI_A0 SPI slave mode Clock signal output for USCI_A0 SPI master mode |
P3.0/UCB0SIMO/UCB0SDA | 22 | I/O | General-purpose digital I/O
Slave in, master out for USCI_B0 SPI mode I2C data for USCI_B0 I2C mode |
P3.1/UCB0SOMI/UCB0SCL | 23 | I/O | General-purpose digital I/O
Slave out, master in for USCI_B0 SPI mode I2C clock for USCI_B0 I2C mode |
P3.2/UCB0CLK/UCA0STE | 24 | I/O | General-purpose digital I/O
Clock signal input for USCI_B0 SPI slave mode Clock signal output for USCI_B0 SPI master mode Slave transmit enable for USCI_A0 SPI mode |
P3.3/UCA0TXD/UCA0SIMO | 25 | I/O | General-purpose digital I/O
Transmit data for USCI_A0 UART mode Slave in, master out for USCI_A0 SPI mode |
P3.4/UCA0RXD/UCA0SOMI | 26 | I/O | General-purpose digital I/O
Receive data for USCI_A0 UART mode Slave out, master in for USCI_A0 SPI mode |
P4.0/PM_UCB1STE/ PM_UCA1CLK | 27 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Slave transmit enable for USCI_B1 SPI mode Default mapping: Clock signal input for USCI_A1 SPI slave mode Default mapping: Clock signal output for USCI_A1 SPI master mode |
P4.1/PM_UCB1SIMO/ PM_UCB1SDA | 28 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Slave in, master out for USCI_B1 SPI mode Default mapping: I2C data for USCI_B1 I2C mode |
P4.2/PM_UCB1SOMI/ PM_UCB1SCL | 29 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Slave out, master in for USCI_B1 SPI mode Default mapping: I2C clock for USCI_B1 I2C mode |
P4.3/PM_UCB1CLK/ PM_UCA1STE | 30 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Clock signal input for USCI_B1 SPI slave mode Default mapping: Clock signal output for USCI_B1 SPI master mode Default mapping: Slave transmit enable for USCI_A1 SPI mode |
DVSS2 | 31 | Digital ground supply | |
DVCC2 | 32 | Digital power supply | |
P4.4/PM_UCA1TXD/ PM_UCA1SIMO | 33 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Transmit data for USCI_A1 UART mode Default mapping: Slave in, master out for USCI_A1 SPI mode |
P4.5/PM_UCA1RXD/ PM_UCA1SOMI | 34 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: Receive data for USCI_A1 UART mode Default mapping: Slave out, master in for USCI_A1 SPI mode |
P4.6/PM_NONE | 35 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: no secondary function. |
P4.7/PM_NONE | 36 | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function
Default mapping: no secondary function. |
P5.7/TB0.1 | 37 | I/O | General-purpose digital I/O
TB0 CCR1 capture: CCI1A input, compare: Out1 output |
DVSS3 | 38 | Digital ground supply | |
P5.2/XT2IN | 39 | I/O | General-purpose digital I/O
Input terminal for crystal oscillator XT2 |
P5.3/XT2OUT | 40 | I/O | General-purpose digital I/O
Output terminal of crystal oscillator XT2 |
TEST/SBWTCK(3) | 41 | I | Test mode pin – Selects 4-wire JTAG operation.
Spy-Bi-Wire input clock when Spy-Bi-Wire operation activated |
PJ.0/TDO(4) | 42 | I/O | General-purpose digital I/O
JTAG test data output port |
PJ.1/TDI/TCLK(4) | 43 | I/O | General-purpose digital I/O
JTAG test data input or test clock input |
PJ.2/TMS(4) | 44 | I/O | General-purpose digital I/O
JTAG test mode select |
PJ.3/TCK(4) | 45 | I/O | General-purpose digital I/O
JTAG test clock |
RST/NMI/SBWTDIO(3) | 46 | I/O | Reset input active low(5)
Nonmaskable interrupt input Spy-Bi-Wire data input/output when Spy-Bi-Wire operation activated. |
P6.1/CB1/A1 | 47 | I/O | General-purpose digital I/O
Comparator_B input CB1 Analog input A1 for the ADC |
P6.2/CB2/A2 | 48 | I/O | General-purpose digital I/O
Comparator_B input CB2 Analog input A2 for the ADC |
Thermal Pad | QFN package pad. TI recommends connecting to VSS. |