JAJSG78F July 2011 – September 2018 MSP430F5340 , MSP430F5341 , MSP430F5342
PRODUCTION DATA.
TA0 is a 16-bit timer/counter (Timer_A type) with five capture/compare registers. TA0 can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-10). TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER |
---|---|---|---|---|---|---|
13-P1.0 | TA0CLK | TACLK | Timer | N/A | N/A | |
ACLK (internal) | ACLK | |||||
SMCLK (internal) | SMCLK | |||||
13-P1.0 | TA0CLK | TACLK | ||||
14-P1.1 | TA0.0 | CCI0A | CCR0 | TA0 | TA0.0 | 14-P1.1 |
DVSS | CCI0B | |||||
DVSS | GND | |||||
DVCC | VCC | |||||
15-P1.2 | TA0.1 | CCI1A | CCR1 | TA1 | TA0.1 | 15-P1.2 |
CBOUT (internal) | CCI1B | ADC12 (internal)
ADC12SHSx = {1} |
||||
DVSS | GND | |||||
DVCC | VCC | |||||
16-P1.3 | TA0.2 | CCI2A | CCR2 | TA2 | TA0.2 | 16-P1.3 |
ACLK (internal) | CCI2B | |||||
DVSS | GND | |||||
DVCC | VCC | |||||
17-P1.4 | TA0.3 | CCI3A | CCR3 | TA3 | TA0.3 | 17-P1.4 |
DVSS | CCI3B | |||||
DVSS | GND | |||||
DVCC | VCC | |||||
18-P1.5 | TA0.4 | CCI4A | CCR4 | TA4 | TA0.4 | 18-P1.5 |
DVSS | CCI4B | |||||
DVSS | GND | |||||
DVCC | VCC |