JAJSG53F August 2009 – September 2018 MSP430F5418 , MSP430F5419 , MSP430F5435 , MSP430F5436 , MSP430F5437 , MSP430F5438
PRODUCTION DATA.
TA1 is a 16-bit timer/counter (Timer_A type) with three capture/compare registers. TA1 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-9). TA1 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|---|
PZ | PN | PZ | PN | |||||
25-P2.0 | 25-P2.0 | TA1CLK | TACLK | Timer | N/A | N/A | ||
ACLK | ACLK | |||||||
SMCLK | SMCLK | |||||||
25-P2.0 | 25-P2.0 | TA1CLK | TACLK | |||||
26-P2.1 | 26-P2.1 | TA1.0 | CCI0A | CCR0 | TA0 | TA1.0 | 26-P2.1 | 26-P2.1 |
65-P8.5 | 65-P8.5 | TA1.0 | CCI0B | 65-P8.5 | 65-P8.5 | |||
DVSS | GND | |||||||
DVCC | VCC | |||||||
27-P2.2 | 27-P2.2 | TA1.1 | CCI1A | CCR1 | TA1 | TA1.1 | 27-P2.2 | 27-P2.2 |
66-P8.6 | 66-P8.6 | TA1.1 | CCI1B | 66-P8.6 | 66-P8.6 | |||
DVSS | GND | |||||||
DVCC | VCC | |||||||
28-P2.3 | 28-P2.3 | TA1.2 | CCI2A | CCR2 | TA2 | TA1.2 | 28-P2.3 | 28-P2.3 |
56-P7.3 | 59-P7.3 | TA1.2 | CCI2B | 56-P7.3 | 59-P7.3 | |||
DVSS | GND | |||||||
DVCC | VCC |