JAJSG56K July 2009 – September 2018 MSP430F5500 , MSP430F5501 , MSP430F5502 , MSP430F5503 , MSP430F5504 , MSP430F5505 , MSP430F5506 , MSP430F5507 , MSP430F5508 , MSP430F5509 , MSP430F5510
PRODUCTION DATA.
TA2 is a 16-bit timer/counter (Timer_A type) with three capture/compare registers. TA2 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-13). TA2 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|---|
RGC, ZQE | RGZ, PT | RGC, ZQE | RGZ, PT | |||||
28, J6-P2.2 | TA2CLK | TACLK | Timer | NA | NA | |||
ACLK (internal) | ACLK | |||||||
SMCLK (internal) | SMCLK | |||||||
28, J6-P2.2 | TA2CLK | TACLK | ||||||
29, H6-P2.3 | TA2.0 | CCI0A | CCR0 | TA0 | TA2.0 | 29, H6-P2.3 | ||
DVSS | CCI0B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
30, J7-P2.4 | TA2.1 | CCI1A | CCR1 | TA1 | TA2.1 | 30, J7-P2.4 | ||
CBOUT (internal) | CCI1B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
31, J8-P2.5 | TA2.2 | CCI2A | CCR2 | TA2 | TA2.2 | 31, J8-P2.5 | ||
ACLK (internal) | CCI2B | |||||||
DVSS | GND | |||||||
DVCC | VCC |