JAJSG52N March 2009 – September 2018 MSP430F5513 , MSP430F5514 , MSP430F5515 , MSP430F5517 , MSP430F5519 , MSP430F5521 , MSP430F5522 , MSP430F5524 , MSP430F5525 , MSP430F5526 , MSP430F5527 , MSP430F5528 , MSP430F5529
PRODUCTION DATA.
TA0 is a 16-bit timer and counter (Timer_A type) with five capture/compare registers. TA0 can support multiple capture/compare registers, PWM outputs, and interval timing (see Table 6-11). TA0 also has extensive interrupt capabilities. Interrupts can be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|---|
RGC, YFF, ZQE | PN | RGC, YFF, ZQE | PN | |||||
18, B7, H2 - P1.0 | 21 - P1.0 | TA0CLK | TACLK | Timer | NA | NA | ||
ACLK (internal) | ACLK | |||||||
SMCLK (internal) | SMCLK | |||||||
18, B7, H2 - P1.0 | 21 - P1.0 | TA0CLK | TACLK | |||||
19, B6, H3 - P1.1 | 22 - P1.1 | TA0.0 | CCI0A | CCR0 | TA0 | TA0.0 | 19, B6, H3 - P1.1 | 22 - P1.1 |
DVSS | CCI0B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
20, C6, J3 - P1.2 | 23 - P1.2 | TA0.1 | CCI1A | CCR1 | TA1 | TA0.1 | 20, C6, J3 - P1.2 | 23 - P1.2 |
CBOUT (internal) | CCI1B | ADC12 (internal)(1)
ADC12SHSx = {1} |
ADC12 (internal)(1)
ADC12SHSx = {1} |
|||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
21, C8, G4 - P1.3 | 24 - P1.3 | TA0.2 | CCI2A | CCR2 | TA2 | TA0.2 | 21, C8, G4 - P1.3 | 24 - P1.3 |
ACLK (internal) | CCI2B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
22, C7, H4 - P1.4 | 25 - P1.4 | TA0.3 | CCI3A | CCR3 | TA3 | TA0.3 | 22, C7, H4 - P1.4 | 25 - P1.4 |
DVSS | CCI3B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
23, D6, J4 - P1.5 | 26 - P1.5 | TA0.4 | CCI4A | CCR4 | TA4 | TA0.4 | 23, D6, J4 - P1.5 | 26 - P1.5 |
DVSS | CCI4B | |||||||
DVSS | GND | |||||||
DVCC | VCC |