JAJSG45G May 2010 – September 2020 MSP430F5630 , MSP430F5631 , MSP430F5632 , MSP430F5633 , MSP430F5634 , MSP430F5635 , MSP430F5636 , MSP430F5637 , MSP430F5638
PRODUCTION DATA
Timer TA1 is a 16-bit timer/counter (Timer_A type) with three capture/compare registers. TA1 supports multiple capture/compares, PWM outputs, and interval timing (see Table 9-14). TA1 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture/compare register.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|---|
PZ | ZCA, ZQW | PZ | ZCA, ZQW | |||||
42-P3.0 | L7-P3.0 | TA1CLK | TACLK | Timer | NA | NA | ||
ACLK | ACLK | |||||||
SMCLK | SMCLK | |||||||
42-P3.0 | L7-P3.0 | TA1CLK | TACLK | |||||
43-P3.1 | H7-P3.1 | TA1.0 | CCI0A | CCR0 | TA0 | TA1.0 | 43-P3.1 | H7-P3.1 |
DVSS | CCI0B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
44-P3.2 | M8-P3.2 | TA1.1 | CCI1A | CCR1 | TA1 | TA1.1 | 44-P3.2 | M8-P3.2 |
CBOUT (internal) | CCI1B | DAC12_A(1) DAC12_0, DAC12_1 (internal) |
||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
45-P3.3 | L8-P3.3 | TA1.2 | CCI2A | CCR2 | TA2 | TA1.2 | 45-P3.3 | L8-P3.3 |
ACLK (internal) | CCI2B | |||||||
DVSS | GND | |||||||
DVCC | VCC |