JAJSBT6E October 2012 – September 2020 MSP430F5358 , MSP430F5359 , MSP430F5658 , MSP430F5659 , MSP430F6458 , MSP430F6459 , MSP430F6658 , MSP430F6659
PRODUCTION DATA
The interrupt vectors and the power-up start address are in the address range 0FFFFh to 0FF80h (see Table 9-3). The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.
INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD ADDRESS | PRIORITY |
---|---|---|---|---|
System Reset Power up, External Reset Watchdog time-out, key violation Flash memory key violation |
WDTIFG, KEYV (SYSRSTIV)(1) (3) | Reset | 0FFFEh | 63, highest |
System NMI PMM Vacant memory access JTAG mailbox |
SVMLIFG, SVMHIFG, DLYLIFG, DLYHIFG, SVMLVLRIFG, SVMHVLRIFG, VMAIFG, JMBINIFG, JMBOUTIFG (SYSSNIV)(1) | (Non)maskable | 0FFFCh | 62 |
User NMI NMI Oscillator fault Flash memory access violation |
NMIIFG, OFIFG, ACCVIFG, BUSIFG (SYSUNIV)(1) (3) | (Non)maskable | 0FFFAh | 61 |
Comp_B | Comparator B interrupt flags (CBIV)(1) (2) | Maskable | 0FFF8h | 60 |
Timer TB0 | TB0CCR0 CCIFG0 (2) | Maskable | 0FFF6h | 59 |
Timer TB0 | TB0CCR1 CCIFG1 to TB0CCR6 CCIFG6, TB0IFG (TB0IV)(1) (2) |
Maskable | 0FFF4h | 58 |
Watchdog interval timer mode | WDTIFG | Maskable | 0FFF2h | 57 |
USCI_A0 receive or transmit | UCA0RXIFG, UCA0TXIFG (UCA0IV)(1) (2) | Maskable | 0FFF0h | 56 |
USCI_B0 receive or transmit | UCB0RXIFG, UCB0TXIFG (UCB0IV)(1) (2) | Maskable | 0FFEEh | 55 |
ADC12_A | ADC12IFG0 to ADC12IFG15 (ADC12IV)(1) (2) | Maskable | 0FFECh | 54 |
Timer TA0 | TA0CCR0 CCIFG0(2) | Maskable | 0FFEAh | 53 |
Timer TA0 | TA0CCR1 CCIFG1 to TA0CCR4 CCIFG4, TA0IFG (TA0IV)(1) (2) |
Maskable | 0FFE8h | 52 |
USB_UBM(5) | USB interrupts (USBIV)(1) (2) | Maskable | 0FFE6h | 51 |
LDO-PWR (7) | LDOOFFIFG, LDOONIFG, LDOOVLIFG | |||
DMA | DMA0IFG, DMA1IFG, DMA2IFG, DMA3IFG, DMA4IFG, DMA5IFG (DMAIV)(1) (2) | Maskable | 0FFE4h | 50 |
Timer TA1 | TA1CCR0 CCIFG0(2) | Maskable | 0FFE2h | 49 |
Timer TA1 | TA1CCR1 CCIFG1 to TA1CCR2 CCIFG2, TA1IFG (TA1IV)(1) (2) |
Maskable | 0FFE0h | 48 |
I/O Port P1 | P1IFG.0 to P1IFG.7 (P1IV)(1)(2) | Maskable | 0FFDEh | 47 |
USCI_A1 receive or transmit | UCA1RXIFG, UCA1TXIFG (UCA1IV)(1) (2) | Maskable | 0FFDCh | 46 |
USCI_B1 receive or transmit | UCB1RXIFG, UCB1TXIFG (UCB1IV)(1) (2) | Maskable | 0FFDAh | 45 |
I/O port P2 | P2IFG.0 to P2IFG.7 (P2IV)(1) (2) | Maskable | 0FFD8h | 44 |
LCD_B(6) | LCD_B Interrupt Flags (LCDBIV)(1) | Maskable | 0FFD6h | 43 |
RTC_B | RTCRDYIFG, RTCTEVIFG, RTCAIFG, RT0PSIFG, RT1PSIFG, RTCOFIFG (RTCIV)(1) (2) | Maskable | 0FFD4h | 42 |
DAC12_A | DAC12_0IFG, DAC12_1IFG(1) (2) | Maskable | 0FFD2h | 41 |
Timer TA2 | TA2CCR0 CCIFG0(2) | Maskable | 0FFD0h | 40 |
Timer TA2 | TA2CCR1 CCIFG1 to TA2CCR2 CCIFG2, TA2IFG (TA2IV)(1) (2) |
Maskable | 0FFCEh | 39 |
I/O port P3 | P3IFG.0 to P3IFG.7 (P3IV)(1) (2) | Maskable | 0FFCCh | 38 |
I/O Port P4 | P4IFG.0 to P4IFG.7 (P4IV)(1) (2) | Maskable | 0FFCAh | 37 |
USCI_A2 receive or transmit | UCA2RXIFG, UCA2TXIFG (UCA2IV)(1) (2) | 0FFC8h | 36 | |
USCI_B2 receive or transmit | UCB2RXIFG, UCB2TXIFG (UCB2IV)(1) (2) | 0FFC6h | 35 | |
Reserved | Reserved(4) | 0FFC4h | 34 | |
⋮ | ⋮ | |||
0FF80h | 0, lowest |