JAJSBT6E October 2012 – September 2020 MSP430F5358 , MSP430F5359 , MSP430F5658 , MSP430F5659 , MSP430F6458 , MSP430F6459 , MSP430F6658 , MSP430F6659
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
fUSCI | USCI input clock frequency | Internal: SMCLK or ACLK, External: UCLK Duty cycle = 50% ±10% | fSYSTEM | MHz | ||
fBITCLK | BITCLK clock frequency (equals baud rate in MBaud) | 1 | MHz | |||
tτ | UART receive deglitch time(1) | 2.2 V | 50 | 600 | ns | |
3 V | 50 | 600 |