JAJSG44G June 2010 – September 2020 MSP430F6630 , MSP430F6631 , MSP430F6632 , MSP430F6633 , MSP430F6634 , MSP430F6635 , MSP430F6636 , MSP430F6637 , MSP430F6638
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
fUSCI | USCI input clock frequency | Internal: SMCLK or ACLK, External: UCLK, Duty cycle = 50% ±10% | fSYSTEM | MHz | ||
fBITCLK | BITCLK clock frequency (equals baud rate in MBaud) | 1 | MHz | |||
tτ | UART receive deglitch time(1) | 2.2 V | 50 | 600 | ns | |
3 V | 50 | 600 |