JAJSG44G June 2010 – September 2020 MSP430F6630 , MSP430F6631 , MSP430F6632 , MSP430F6633 , MSP430F6634 , MSP430F6635 , MSP430F6636 , MSP430F6637 , MSP430F6638
PRODUCTION DATA
Timer TA2 is a 16-bit timer/counter (Timer_A type) with three capture/compare registers. TA2 supports multiple capture/compares, PWM outputs, and interval timing (see Table 9-15). TA2 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture/compare register.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|---|
PZ | ZCA, ZQW | PZ | ZCA, ZQW | |||||
46-P3.4 | J8-P3.4 | TA2CLK | TACLK | Timer | NA | NA | ||
ACLK | ACLK | |||||||
SMCLK | SMCLK | |||||||
46-P3.4 | J8-P3.4 | TA2CLK | TACLK | |||||
47-P3.5 | M9-P3.5 | TA2.0 | CCI0A | CCR0 | TA0 | TA2.0 | 47-P3.5 | M9-P3.5 |
DVSS | CCI0B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
48-P3.6 | L9-P3.6 | TA2.1 | CCI1A | CCR1 | TA1 | TA2.1 | 48-P3.6 | L9-P3.6 |
CBOUT (internal) | CCI1B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
49-P3.7 | M10-P3.7 | TA2.2 | CCI2A | CCR2 | TA2 | TA2.2 | 49-P3.7 | M10-P3.7 |
ACLK (internal) | CCI2B | |||||||
DVSS | GND | |||||||
DVCC | VCC |