JAJSG44G June 2010 – September 2020 MSP430F6630 , MSP430F6631 , MSP430F6632 , MSP430F6633 , MSP430F6634 , MSP430F6635 , MSP430F6636 , MSP430F6637 , MSP430F6638
PRODUCTION DATA
Timer TA0 is a 16-bit timer/counter (Timer_A type) with five capture/compare registers. TA0 can support multiple capture/compares, PWM outputs, and interval timing (see Table 9-13). TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture/compare register.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|---|
PZ | ZCA, ZQW | PZ | ZCA, ZQW | |||||
34-P1.0 | L5-P1.0 | TA0CLK | TACLK | Timer | NA | NA | ||
ACLK | ACLK | |||||||
SMCLK | SMCLK | |||||||
34-P1.0 | L5-P1.0 | TA0CLK | TACLK | |||||
35-P1.1 | M5-P1.1 | TA0.0 | CCI0A | CCR0 | TA0 | TA0.0 | 35-P1.1 | M5-P1.1 |
DVSS | CCI0B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
36-P1.2 | J6-P1.2 | TA0.1 | CCI1A | CCR1 | TA1 | TA0.1 | 36-P1.2 | J6-P1.2 |
40-P1.6 | J7-P1.6 | TA0.1 | CCI1B | 40-P1.6 | J7-P1.6 | |||
DVSS | GND | ADC12_A (internal)(1) ADC12SHSx = {1} |
||||||
DVCC | VCC | |||||||
37-P1.3 | H6-P1.3 | TA0.2 | CCI2A | CCR2 | TA2 | TA0.2 | 37-P1.3 | H6-P1.3 |
41-P1.7 | M7-P1.7 | TA0.2 | CCI2B | 41-P1.7 | M7-P1.7 | |||
DVSS | GND | |||||||
DVCC | VCC | |||||||
38-P1.4 | M6-P1.4 | TA0.3 | CCI3A | CCR3 | TA3 | TA0.3 | 38-P1.4 | M6-P1.4 |
DVSS | CCI3B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
39-P1.5 | L6-P1.5 | TA0.4 | CCI4A | CCR4 | TA4 | TA0.4 | 39-P1.5 | L6-P1.5 |
DVSS | CCI4B | |||||||
DVSS | GND | |||||||
DVCC | VCC |