JAJSG92D December 2011 – September 2018 MSP430F6720 , MSP430F6721 , MSP430F6723 , MSP430F6724 , MSP430F6725 , MSP430F6726 , MSP430F6730 , MSP430F6731 , MSP430F6733 , MSP430F6734 , MSP430F6735 , MSP430F6736
PRODUCTION DATA.
Table 4-3 describes the signals for all device variants in the PZ package. See Table 4-4 for signal descriptions in the PN package.
TERMINAL | I/O(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
PZ | |||
SD0P0 | 1 | I | SD24_B positive analog input for converter 0(3) |
SD0N0 | 2 | I | SD24_B negative analog input for converter 0(3) |
SD1P0 | 3 | I | SD24_B positive analog input for converter 1(3) |
SD1N0 | 4 | I | SD24_B negative analog input for converter 1(3) |
SD2P0 | 5 | I | SD24_B positive analog input for converter 2(3) (not available on F672x devices) |
SD2N0 | 6 | I | SD24_B negative analog input for converter 2(3) (not available on F672x devices) |
VREF | 7 | I | SD24_B external reference voltage |
AVSS | 8 | Analog ground supply | |
AVCC | 9 | Analog power supply | |
VASYS | 10 | Analog power supply selected between AVCC, AUXVCC1, AUXVCC2. Connect recommended capacitor value of CVSYS (see Table 5-19). | |
P9.1/A5 | 11 | I/O |
General-purpose digital I/O Analog input A5 for 10-bit ADC |
P9.2/A4 | 12 | I/O |
General-purpose digital I/O Analog input A4 for 10-bit ADC |
P9.3/A3 | 13 | I/O |
General-purpose digital I/O Analog input A3 for 10-bit ADC |
P1.0/PM_TA0.0/VeREF-/A2 | 14 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Timer TA0 CCR0 capture: CCI0A input, compare: Out0 output Negative terminal for the ADC reference voltage for an external applied reference voltage Analog input A2 for 10-bit ADC |
P1.1/PM_TA0.1/VeREF+/A1 | 15 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Timer TA0 CCR1 capture: CCI1A input, compare: Out1 output Positive terminal for the ADC reference voltage for an external applied reference voltage Analog input A1 for 10-bit ADC |
P1.2/PM_UCA0RXD/ PM_UCA0SOMI/A0 | 16 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A0 UART receive data; eUSCI_A0 SPI slave out/master in Analog input A0 for 10-bit ADC |
P1.3/PM_UCA0TXD/ PM_UCA0SIMO/R03 | 17 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A0 UART transmit data; eUSCI_A0 SPI slave in/master out Input/output port of lowest analog LCD voltage (V5) |
AUXVCC2 | 18 | Auxiliary power supply AUXVCC2 | |
AUXVCC1 | 19 | Auxiliary power supply AUXVCC1 | |
VDSYS(4) | 20 | Digital power supply selected between DVCC, AUXVCC1, AUXVCC2. Connect recommended capacitor value of CVSYS (see Table 5-19). | |
DVCC | 21 | Digital power supply | |
DVSS | 22 | Digital ground supply | |
VCORE(2) | 23 | Regulated core power supply (internal use only, no external current loading) | |
XIN | 24 | I | Input terminal for crystal oscillator |
XOUT | 25 | O | Output terminal for crystal oscillator |
AUXVCC3 | 26 | Auxiliary power supply AUXVCC3 for back up subsystem | |
P1.4/PM_UCA1RXD/ PM_UCA1SOMI/LCDREF/R13 | 27 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A1 UART receive data; eUSCI_A1 SPI slave out/master in External reference voltage input for regulated LCD voltage Input/output port of third most positive analog LCD voltage (V3 or V4) |
P1.5/PM_UCA1TXD/ PM_UCA1SIMO/R23 | 28 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A1 UART transmit data; eUSCI_A1 SPI slave in/master out Input/output port of second most positive analog LCD voltage (V2) |
LCDCAP/R33 | 29 | I/O |
LCD capacitor connection Input/output port of most positive analog LCD voltage (V1) CAUTION: This pin must be connected to DVSS if not used. |
P8.4/TA1.0 | 30 | I/O |
General-purpose digital I/O Timer TA1 CCR0 capture: CCI0A input, compare: Out0 output |
P8.5/TA1.1 | 31 | I/O |
General-purpose digital I/O Timer TA1 CCR1 capture: CCI1A input, compare: Out1 output |
COM0 | 32 | O | LCD common output COM0 for LCD backplane |
COM1 | 33 | O | LCD common output COM1 for LCD backplane |
COM2 | 34 | O | LCD common output COM2 for LCD backplane |
COM3 | 35 | O | LCD common output COM3 for LCD backplane |
P1.6/PM_UCA0CLK/COM4 | 36 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A0 clock input/output LCD common output COM4 for LCD backplane |
P1.7/PM_UCB0CLK/COM5 | 37 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_B0 clock input/output LCD common output COM5 for LCD backplane |
P2.0/PM_UCB0SOMI/ PM_UCB0SCL/COM6 | 38 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_B0 SPI slave out/master in; eUSCI_B0 I2C clock LCD common output COM6 for LCD backplane |
P2.1/PM_UCB0SIMO/ PM_UCB0SDA/COM7 | 39 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_B0 SPI slave in/master out; eUSCI_B0 I2C data LCD common output COM7 for LCD backplane |
P8.6/TA2.0 | 40 | I/O |
General-purpose digital I/O Timer TA2 CCR0 capture: CCI0A input, compare: Out0 output |
P8.7/TA2.1 | 41 | I/O |
General-purpose digital I/O Timer TA2 CCR1 capture: CCI1A input, compare: Out1 output |
P9.0/TACLK/RTCCLK | 42 | I/O |
General-purpose digital I/O Timer clock input TACLK for TA0, TA1, TA2, TA3 RTCCLK clock output |
P2.2/PM_UCA2RXD/ PM_UCA2SOMI | 43 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A2 UART receive data; eUSCI_A2 SPI slave out/master in |
P2.3/PM_UCA2TXD/ PM_UCA2SIMO | 44 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A2 UART transmit data; eUSCI_A2 SPI slave in/master out |
P2.4/PM_UCA1CLK | 45 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A1 clock input/output |
P2.5/PM_UCA2CLK | 46 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A2 clock input/output |
P2.6/PM_TA1.0 | 47 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Timer TA1 capture CCR0: CCI0A input, compare: Out0 output |
P2.7/PM_TA1.1 | 48 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Timer TA1 capture CCR1: CCI1A input, compare: Out1 output |
P3.0/PM_TA2.0/BSL_TX | 49 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: Timer TA2 capture CCR0: CCI0A input, compare: Out0 output Bootloader: Data transmit |
P3.1/PM_TA2.1/BSL_RX | 50 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: Timer TA2 capture CCR1: CCI1A input, compare: Out1 output Bootloader: Data receive |
P3.2/PM_TACLK/PM_RTCCLK | 51 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: Timer clock input TACLK for TA0, TA1, TA2, TA3; RTCCLK clock output |
P3.3/PM_TA0.2 | 52 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: Timer TA0 capture CCR2: CCI2A input, compare: Out2 output |
P3.4/PM_SDCLK/S39 | 53 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: SD24_B bitstream clock input/output LCD segment output S39 |
P3.5/PM_SD0DIO/S38 | 54 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: SD24_B converter-0 bitstream data input/output LCD segment output S38 |
P3.6/PM_SD1DIO/S37 | 55 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: SD24_B converter-1 bitstream data input/output LCD segment output S37 |
P3.7/PM_SD2DIO/S36 | 56 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: SD24_B converter-2 bitstream data input/output (not available on F672x devices) LCD segment output S36 |
P4.0/S35 | 57 | I/O |
General-purpose digital I/O LCD segment output S35 |
P4.1/S34 | 58 | I/O |
General-purpose digital I/O LCD segment output S34 |
P4.2/S33 | 59 | I/O |
General-purpose digital I/O LCD segment output S33 |
P4.3/S32 | 60 | I/O |
General-purpose digital I/O LCD segment output S32 |
P4.4/S31 | 61 | I/O |
General-purpose digital I/O LCD segment output S31 |
P4.5/S30 | 62 | I/O |
General-purpose digital I/O LCD segment output S30 |
P4.6/S29 | 63 | I/O |
General-purpose digital I/O LCD segment output S29 |
P4.7/S28 | 64 | I/O |
General-purpose digital I/O LCD segment output S28 |
P5.0/S27 | 65 | I/O |
General-purpose digital I/O LCD segment output S27 |
P5.1/S26 | 66 | I/O |
General-purpose digital I/O LCD segment output S26 |
P5.2/S25 | 67 | I/O |
General-purpose digital I/O LCD segment output S25 |
P5.3/S24 | 68 | I/O |
General-purpose digital I/O LCD segment output S24 |
P5.4/S23 | 69 | I/O |
General-purpose digital I/O LCD segment output S23 |
P5.5/S22 | 70 | I/O |
General-purpose digital I/O LCD segment output S22 |
P5.6/S21 | 71 | I/O |
General-purpose digital I/O LCD segment output S21 |
P5.7/S20 | 72 | I/O |
General-purpose digital I/O LCD segment output S20 |
P6.0/S19 | 73 | I/O |
General-purpose digital I/O LCD segment output S19 |
DVSYS(4) | 74 | Digital power supply for I/Os | |
DVSS | 75 | Digital ground supply | |
P6.1/S18 | 76 | I/O |
General-purpose digital I/O LCD segment output S18 |
P6.2/S17 | 77 | I/O |
General-purpose digital I/O LCD segment output S17 |
P6.3/S16 | 78 | I/O |
General-purpose digital I/O LCD segment output S16 |
P6.4/S15 | 79 | I/O |
General-purpose digital I/O LCD segment output S15 |
P6.5/S14 | 80 | I/O |
General-purpose digital I/O LCD segment output S14 |
P6.6/S13 | 81 | I/O |
General-purpose digital I/O LCD segment output S13 |
P6.7/S12 | 82 | I/O |
General-purpose digital I/O LCD segment output S12 |
P7.0/S11 | 83 | I/O |
General-purpose digital I/O LCD segment output S11 |
P7.1/S10 | 84 | I/O |
General-purpose digital I/O LCD segment output S10 |
P7.2/S9 | 85 | I/O |
General-purpose digital I/O LCD segment output S9 |
P7.3/S8 | 86 | I/O |
General-purpose digital I/O LCD segment output S8 |
P7.4/S7 | 87 | I/O |
General-purpose digital I/O LCD segment output S7 |
P7.5/S6 | 88 | I/O |
General-purpose digital I/O LCD segment output S6 |
P7.6/S5 | 89 | I/O |
General-purpose digital I/O LCD segment output S5 |
P7.7/S4 | 90 | I/O |
General-purpose digital I/O LCD segment output S4 |
P8.0/S3 | 91 | I/O |
General-purpose digital I/O LCD segment output S3 |
P8.1/S2 | 92 | I/O |
General-purpose digital I/O LCD segment output S2 |
P8.2/S1 | 93 | I/O |
General-purpose digital I/O LCD segment output S1 |
P8.3/S0 | 94 | I/O |
General-purpose digital I/O LCD segment output S0 |
TEST/SBWTCK | 95 | I |
Test mode pin – select digital I/O on JTAG pins Spy-Bi-Wire input clock |
PJ.0/SMCLK/TDO | 96 | I/O |
General-purpose digital I/O SMCLK clock output Test data output |
PJ.1/MCLK/TDI/TCLK | 97 | I/O |
General-purpose digital I/O MCLK clock output Test data input or Test clock input |
PJ.2/ADC10CLK/TMS | 98 | I/O |
General-purpose digital I/O ADC10_A clock output Test mode select |
PJ.3/ACLK/TCK | 99 | I/O |
General-purpose digital I/O ACLK clock output Test clock |
RST/NMI/SBWTDIO | 100 | I/O |
Reset input active low(5) Nonmaskable interrupt input Spy-Bi-Wire data input/output |
Table 4-4 describes the signals for all device variants in the PN package. See Table 4-3 for signal descriptions in the PZ package.
TERMINAL | I/O(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
PN | |||
SD0P0 | 1 | I | SD24_B positive analog input for converter 0(3) |
SD0N0 | 2 | I | SD24_B negative analog input for converter 0(3) |
SD1P0 | 3 | I | SD24_B positive analog input for converter 1(3) |
SD1N0 | 4 | I | SD24_B negative analog input for converter 1(3) |
SD2P0 | 5 | I | SD24_B positive analog input for converter 2(3) (not available on F672x devices) |
SD2N0 | 6 | I | SD24_B negative analog input for converter 2(3) (not available on F672x devices) |
VREF | 7 | I | SD24_B external reference voltage |
AVSS | 8 | Analog ground supply | |
AVCC | 9 | Analog power supply | |
VASYS | 10 | Analog power supply selected between AVCC, AUXVCC1, AUXVCC2. Connect recommended capacitor value of CVSYS (see Table 5-19). | |
P1.0/PM_TA0.0/VeREF-/A2 | 11 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Timer TA0 CCR0 capture: CCI0A input, compare: Out0 output Negative terminal for the ADC reference voltage for an external applied reference voltage Analog input A2 for 10-bit ADC |
P1.1/PM_TA0.1/VeREF+/A1 | 12 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Timer TA0 CCR1 capture: CCI1A input, compare: Out1 output Positive terminal for the ADC reference voltage for an external applied reference voltage Analog input A1 for 10-bit ADC |
P1.2/PM_UCA0RXD/ PM_UCA0SOMI/A0 | 13 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A0 UART receive data; eUSCI_A0 SPI slave out/master in Analog input A0 for 10-bit ADC |
P1.3/PM_UCA0TXD/ PM_UCA0SIMO/R03 | 14 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A0 UART transmit data; eUSCI_A0 SPI slave in/master out Input/output port of lowest analog LCD voltage (V5) |
AUXVCC2 | 15 | Auxiliary power supply AUXVCC2 | |
AUXVCC1 | 16 | Auxiliary power supply AUXVCC1 | |
VDSYS(4) | 17 | Digital power supply selected between DVCC, AUXVCC1, AUXVCC2. Connect recommended capacitor value of CVSYS (see Table 5-19). | |
DVCC | 18 | Digital power supply | |
DVSS | 19 | Digital ground supply | |
VCORE(2) | 20 | Regulated core power supply (internal use only, no external current loading) | |
XIN | 21 | I | Input terminal for crystal oscillator |
XOUT | 22 | O | Output terminal for crystal oscillator |
AUXVCC3 | 23 | Auxiliary power supply AUXVCC3 for back up subsystem | |
P1.4/PM_UCA1RXD/ PM_UCA1SOMI/LCDREF/R13 | 24 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A1 UART receive data; eUSCI_A1 SPI slave out/master in External reference voltage input for regulated LCD voltage Input/output port of third most positive analog LCD voltage (V3 or V4) |
P1.5/PM_UCA1TXD/ PM_UCA1SIMO/R23 | 25 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A1 UART transmit data; eUSCI_A1 SPI slave in/master out Input/output port of second most positive analog LCD voltage (V2) |
LCDCAP/R33 | 26 | I/O |
LCD capacitor connection Input/output port of most positive analog LCD voltage (V1) CAUTION: This pin must be connected to DVSS if not used. |
COM0 | 27 | O | LCD common output COM0 for LCD backplane |
COM1 | 28 | O | LCD common output COM1 for LCD backplane |
COM2 | 29 | O | LCD common output COM2 for LCD backplane |
COM3 | 30 | O | LCD common output COM3 for LCD backplane |
P1.6/PM_UCA0CLK/COM4 | 31 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A0 clock input/output LCD common output COM4 for LCD backplane |
P1.7/PM_UCB0CLK/COM5 | 32 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_B0 clock input/output LCD common output COM5 for LCD backplane |
P2.0/PM_UCB0SOMI/ PM_UCB0SCL/COM6/S39 | 33 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_B0 SPI slave out/master in; eUSCI_B0 I2C clock LCD common output COM6 for LCD backplane LCD segment output S39 |
P2.1/PM_UCB0SIMO/ PM_UCB0SDA/COM7/S38 | 34 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_B0 SPI slave in/master out; eUSCI_B0 I2C data LCD common output COM7 for LCD backplane LCD segment output S38 |
P2.2/PM_UCA2RXD/ PM_UCA2SOMI/S37 | 35 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A2 UART receive data; eUSCI_A2 SPI slave out/master in LCD segment output S37 |
P2.3/PM_UCA2TXD/ PM_UCA2SIMO/S36 | 36 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A2 UART transmit data; eUSCI_A2 SPI slave in/master out LCD segment output S36 |
P2.4/PM_UCA1CLK/S35 | 37 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A1 clock input/output LCD segment output S35 |
P2.5/PM_UCA2CLK/S34 | 38 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: eUSCI_A2 clock input/output LCD segment output S34 |
P2.6/PM_TA1.0/S33 | 39 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Timer TA1 capture CCR0: CCI0A input, compare: Out0 output LCD segment output S33 |
P2.7/PM_TA1.1/S32 | 40 | I/O |
General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Timer TA1 capture CCR1: CCI1A input, compare: Out1 output LCD segment output S32 |
P3.0/PM_TA2.0/S31/BSL_TX | 41 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: Timer TA2 capture CCR0: CCI0A input, compare: Out0 output LCD segment output S31 Bootloader: Data transmit |
P3.1/PM_TA2.1/S30/BSL_RX | 42 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: Timer TA2 capture CCR1: CCI1A input, compare: Out1 output LCD segment output S30 Bootloader: Data receive |
P3.2/PM_TACLK/PM_RTCCLK/ S29 | 43 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: Timer clock input TACLK for TA0, TA1, TA2, TA3; RTCCLK clock output LCD segment output S29 |
P3.3/PM_TA0.2/S28 | 44 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: Timer TA0 capture CCR2: CCI2A input, compare: Out2 output LCD segment output S28 |
P3.4/PM_SDCLK/S27 | 45 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: SD24_B bitstream clock input/output LCD segment output S27 |
P3.5/PM_SD0DIO/S26 | 46 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: SD24_B converter-0 bitstream data input/output LCD segment output S26 |
P3.6/PM_SD1DIO/S25 | 47 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: SD24_B converter-1 bitstream data input/output LCD segment output S25 |
P3.7/PM_SD2DIO/S24 | 48 | I/O |
General-purpose digital I/O with mappable secondary function Default mapping: SD24_B converter-2 bitstream data input/output (not available on F672x devices) LCD segment output S24 |
P4.0/S23 | 49 | I/O |
General-purpose digital I/O LCD segment output S23 |
P4.1/S22 | 50 | I/O |
General-purpose digital I/O LCD segment output S22 |
P4.2/S21 | 51 | I/O |
General-purpose digital I/O LCD segment output S21 |
P4.3/S20 | 52 | I/O |
General-purpose digital I/O LCD segment output S20 |
P4.4/S19 | 53 | I/O |
General-purpose digital I/O LCD segment output S19 |
P4.5/S18 | 54 | I/O |
General-purpose digital I/O LCD segment output S18 |
P4.6/S17 | 55 | I/O |
General-purpose digital I/O LCD segment output S17 |
P4.7/S16 | 56 | I/O |
General-purpose digital I/O LCD segment output S16 |
P5.0/S15 | 57 | I/O |
General-purpose digital I/O LCD segment output S15 |
P5.1/S14 | 58 | I/O |
General-purpose digital I/O LCD segment output S14 |
DVSYS(4) | 59 | Digital power supply for I/Os | |
DVSS | 60 | Digital ground supply | |
P5.2/S13 | 61 | I/O |
General-purpose digital I/O LCD segment output S13 |
P5.3/S12 | 62 | I/O |
General-purpose digital I/O LCD segment output S12 |
P5.4/S11 | 63 | I/O |
General-purpose digital I/O LCD segment output S11 |
P5.5/S10 | 64 | I/O |
General-purpose digital I/O LCD segment output S10 |
P5.6/S9 | 65 | I/O |
General-purpose digital I/O LCD segment output S9 |
P5.7/S8 | 66 | I/O |
General-purpose digital I/O LCD segment output S8 |
P6.0/S7 | 67 | I/O |
General-purpose digital I/O LCD segment output S7 |
P6.1/S6 | 68 | I/O |
General-purpose digital I/O LCD segment output S6 |
P6.2/S5 | 69 | I/O |
General-purpose digital I/O LCD segment output S5 |
P6.3/S4 | 70 | I/O |
General-purpose digital I/O LCD segment output S4 |
P6.4/S3 | 71 | I/O |
General-purpose digital I/O LCD segment output S3 |
P6.5/S2 | 72 | I/O |
General-purpose digital I/O LCD segment output S2 |
P6.6/S1 | 73 | I/O |
General-purpose digital I/O LCD segment output S1 |
P6.7/S0 | 74 | I/O |
General-purpose digital I/O LCD segment output S0 |
TEST/SBWTCK | 75 | I |
Test mode pin – select digital I/O on JTAG pins Spy-Bi-Wire input clock |
PJ.0/SMCLK/TDO | 76 | I/O |
General-purpose digital I/O SMCLK clock output Test data output |
PJ.1/MCLK/TDI/TCLK | 77 | I/O |
General-purpose digital I/O MCLK clock output Test data input or Test clock input |
PJ.2/ADC10CLK/TMS | 78 | I/O |
General-purpose digital I/O ADC10_A clock output Test mode select |
PJ.3/ACLK/TCK | 79 | I/O |
General-purpose digital I/O ACLK clock output Test clock |
RST/NMI/SBWTDIO | 80 | I/O |
Reset input active low(5) Nonmaskable interrupt input Spy-Bi-Wire data input/output |