JAJSGB6A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
The MSP430 family supports the standard JTAG interface which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. Table 6-5 lists the JTAG pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide and MSP430 Programming With the JTAG Interface.
DEVICE SIGNAL | DIRECTION | FUNCTION |
---|---|---|
PJ.3/ACLK/TCK | IN | JTAG clock input |
PJ.2/ADC10CLK/TMS | IN | JTAG state control |
PJ.1/MCLK/TDI/TCLK | IN | JTAG data input/TCLK input |
PJ.0/SMCLK/TDO | OUT | JTAG data output |
TEST/SBWTCK | IN | Enable JTAG pins |
RST/NMI/SBWTDIO | IN | External reset |
DVCC | Power supply | |
DVSS | Ground supply |