JAJSGB6A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 4-1 shows the pinout for the 100-pin PZ package. See Table 4-1 for differences between the MSP430F673xA and MSP430F672xA devices in this package.
NOTE:
The secondary digital functions on Ports P1, P2, and P3 are fully mappable. This pinout shows the default mapping. See Section 6.11.6 for details.NOTE:
The pins VDSYS and DVSYS must be connected externally on board for proper device operation.CAUTION:
The LCDCAP/R33 pin must be connected to DVSS if not used.PIN NUMBER | PIN NAME | |
---|---|---|
MSP430F673xAIPZ | MSP430F672xAIPZ | |
1 | SD0P0 | SD0P0 |
2 | SD0N0 | SD0N0 |
3 | SD1P0 | SD1P0 |
4 | SD1N0 | SD1N0 |
5 | SD2P0 | NC |
6 | SD2N0 | NC |
7 | VREF | VREF |
53 | P3.4/PM_SDCLK/S39 | P3.4/PM_SDCLK/S39 |
54 | P3.5/PM_SD0DIO/S38 | P3.5/PM_SD0DIO/S38 |
55 | P3.6/PM_SD1DIO/S37 | P3.6/PM_SD1DIO/S37 |
56 | P3.7/PM_SD2DIO/S36 | P3.7/PM_NONE/S36 |
Figure 4-2 shows the pinout for the 80-pin PN package. See Table 4-2 for differences between the MSP430F673xA and MSP430F672xA devices in this package.
NOTE:
The secondary digital functions on Ports P1, P2, and P3 are fully mappable. This pinout shows the default mapping. See Section 6.11.6 for details.NOTE:
The pins VDSYS and DVSYS must be connected externally on board for proper device operation.CAUTION:
The LCDCAP/R33 pin must be connected to DVSS if not used.PIN NUMBER | PIN NAME | |
---|---|---|
MSP430F673xAIPN | MSP430F672xAIPN | |
1 | SD0P0 | SD0P0 |
2 | SD0N0 | SD0N0 |
3 | SD1P0 | SD1P0 |
4 | SD1N0 | SD1N0 |
5 | SD2P0 | NC |
6 | SD2N0 | NC |
7 | VREF | VREF |
45 | P3.4/PM_SDCLK/S27 | P3.4/PM_SDCLK/S27 |
46 | P3.5/PM_SD0DIO/S26 | P3.5/PM_SD0DIO/S26 |
47 | P3.6/PM_SD1DIO/S25 | P3.6/PM_SD1DIO/S25 |
48 | P3.7/PM_SD2DIO/S24 | P3.7/PM_NONE/S24 |