JAJSG92D December 2011 – September 2018 MSP430F6720 , MSP430F6721 , MSP430F6723 , MSP430F6724 , MSP430F6725 , MSP430F6726 , MSP430F6730 , MSP430F6731 , MSP430F6733 , MSP430F6734 , MSP430F6735 , MSP430F6736
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
tSTE,LEAD | STE lead time, STE active to clock | 2.0 V | 4 | ns | |||
3.0 V | 3 | ||||||
tSTE,LAG | STE lag time, Last clock to STE inactive | 2.0 V | 0 | ns | |||
3.0 V | 0 | ||||||
tSTE,ACC | STE access time, STE active to SOMI data out | 2.0 V | 46 | ns | |||
3.0 V | 24 | ||||||
tSTE,DIS | STE disable time, STE inactive to SOMI high impedance | 2.0 V | 38 | ns | |||
3.0 V | 25 | ||||||
tSU,SI | SIMO input data setup time | 2.0 V | 2 | ns | |||
3.0 V | 1 | ||||||
tHD,SI | SIMO input data hold time | 2.0 V | 2 | ns | |||
3.0 V | 2 | ||||||
tVALID,SO | SOMI output data valid time(2) | UCLK edge to SOMI valid,
CL = 20 pF |
2.0 V | 55 | ns | ||
3.0 V | 32 | ||||||
tHD,SO | SOMI output data hold time(3) | CL = 20 pF | 2.0 V | 24 | ns | ||
3.0 V | 16 |
Table 5-33 lists the switching characteristics of the eUSCI in I2C mode.