JAJSGB6A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
tt | UART receive deglitch time(1) | UCGLITx = 0 | 2 V, 3 V | 10 | 15 | 25 | ns |
UCGLITx = 1 | 30 | 50 | 85 | ||||
UCGLITx = 2 | 50 | 80 | 150 | ||||
UCGLITx = 3 | 70 | 120 | 200 |
Table 5-29 lists the supported clock frequencies of the eUSCI in SPI master mode.