JAJSG96A May 2014 – September 2018 MSP430F67451A , MSP430F67461A , MSP430F67471A , MSP430F67481A , MSP430F67491A , MSP430F67651A , MSP430F67661A , MSP430F67671A , MSP430F67681A , MSP430F67691A , MSP430F67751A , MSP430F67761A , MSP430F67771A , MSP430F67781A , MSP430F67791A
PRODUCTION DATA.
Figure 6-29 shows the port diagram. Table 6-87 summarizes the selection of the pin functions.
PIN NAME (P8.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | ||
---|---|---|---|---|---|
P8DIR.x | P8SEL0.x | LCDS24 to LCDS17 | |||
P8.0/S24 | 0 | P8.0 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S24 | X | X | 1 | ||
P8.1/S23 | 1 | P8.1 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S23 | X | X | 1 | ||
P8.2/S22 | 2 | P8.2 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S22 | X | X | 1 | ||
P8.3/S21 | 3 | P8.3 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S21 | X | X | 1 | ||
P8.4/S20 | 4 | P8.4 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S20 | X | X | 1 | ||
P8.5/S19 | 5 | P8.5 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S19 | X | X | 1 | ||
P8.6/S18 | 6 | P8.6 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S18 | X | X | 1 | ||
P8.7/S17 | 7 | P8.7 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S17 | X | X | 1 |