JAJSG96A May 2014 – September 2018 MSP430F67451A , MSP430F67461A , MSP430F67471A , MSP430F67481A , MSP430F67491A , MSP430F67651A , MSP430F67661A , MSP430F67671A , MSP430F67681A , MSP430F67691A , MSP430F67751A , MSP430F67761A , MSP430F67771A , MSP430F67781A , MSP430F67791A
PRODUCTION DATA.
Figure 6-6 shows the port diagram. Table 6-64 summarizes the selection of the pin functions.
PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | ||
---|---|---|---|---|---|
P1DIR.x | P1SEL1.x | P1SEL0.x | |||
P1.0/TA1.1/VeREF-/A0 | 0 | P1.0 (I/O) | I:0; O:1 | 0 | 0 |
TA1.CCI1A | 0 | 0 | 1 | ||
TA1.1 | 1 | 0 | 1 | ||
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
VeREF-/A0 | X | 1 | 1 | ||
P1.1/TA2.1/VeREF+/A1 | 1 | P1.1 (I/O) | I:0; O:1 | 0 | 0 |
TA2.CCI1A | 0 | 0 | 1 | ||
TA2.1 | 1 | 0 | 1 | ||
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
VeREF+/A1 | X | 1 | 1 | ||
P1.2/ACLK/A2 | 2 | P1.2 (I/O) | I:0; O:1 | 0 | 0 |
ACLK | 1 | 0 | 1 | ||
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
A2 | X | 1 | 1 | ||
P1.3/ADC10CLK/A3 | 3 | P1.3 (I/O) | I:0; O:1 | 0 | 0 |
ADC10CLK | 1 | 0 | 1 | ||
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
A3 | X | 1 | 1 |