JAJSG96A May 2014 – September 2018 MSP430F67451A , MSP430F67461A , MSP430F67471A , MSP430F67481A , MSP430F67491A , MSP430F67651A , MSP430F67661A , MSP430F67671A , MSP430F67681A , MSP430F67691A , MSP430F67751A , MSP430F67761A , MSP430F67771A , MSP430F67781A , MSP430F67791A
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
tt | UART receive deglitch time(1) | UCGLITx = 0 | 2 V, 3 V | 10 | 15 | 25 | ns |
UCGLITx = 1 | 30 | 50 | 85 | ||||
UCGLITx = 2 | 50 | 80 | 150 | ||||
UCGLITx = 3 | 70 | 120 | 200 |
Table 5-29 lists the supported clock frequencies of the eUSCI in SPI master mode.