JAJSG93E September 2012 – September 2018 MSP430F6745 , MSP430F6746 , MSP430F6747 , MSP430F6748 , MSP430F6749 , MSP430F6765 , MSP430F6766 , MSP430F6767 , MSP430F6768 , MSP430F6769 , MSP430F6775 , MSP430F6776 , MSP430F6777 , MSP430F6778 , MSP430F6779
PRODUCTION DATA.
Figure 6-39 shows the port diagram. Table 6-97 summarizes the selection of the pin functions.
PIN NAME (PJ.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | |||
---|---|---|---|---|---|---|
PJDIR.x | PJSEL.x | JTAG MODE | ||||
PJ.0/SMCLK/TDO | 0 | PJ.0 (I/O)(1) | I: 0; O: 1 | 0 | 0 | |
SMCLK | 1 | 1 | 0 | |||
TDO(2) | x | x | 1 | |||
PJ.1/MCLK/TDI/TCLK | 1 | PJ.1 (I/O)(1) | I: 0; O: 1 | 0 | 0 | |
MCLK | 1 | 1 | 0 | |||
TDI/TCLK(2)(3) | x | x | 1 | |||
PJ.2/ADC10CLK/TMS | 2 | PJ.2 (I/O)(1) | I: 0; O: 1 | 0 | 0 | |
ADC10CLK | 1 | 1 | 0 | |||
TMS(2)(3) | x | x | 1 | |||
PJ.3/ACLK/TCK | 3 | PJ.3 (I/O)(1) | I: 0; O: 1 | 0 | 0 | |
ACLK | 1 | 1 | 0 | |||
TCK(2)(3) | x | x | 1 |