JAJSGB5A June 2014 – October 2018 MSP430F67621 , MSP430F67641
PRODUCTION DATA.
The port mapping controller allows flexible and reconfigurable mapping of digital functions to P1, P2, and P3 (see Table 6-8). Table 6-9 lists the default settings for all pins that support port mapping.
VALUE | PxMAPy MNEMONIC | INPUT PIN FUNCTION | OUTPUT PIN FUNCTION |
---|---|---|---|
0 | PM_NONE | None | DVSS |
1 | PM_UCA0RXD | eUSCI_A0 UART RXD (direction controlled by eUSCI – Input) | |
PM_UCA0SOMI | eUSCI_A0 SPI slave out master in (direction controlled by eUSCI) | ||
2 | PM_UCA0TXD | eUSCI_A0 UART TXD (direction controlled by eUSCI – Output) | |
PM_UCA0SIMO | eUSCI_A0 SPI slave in master out (direction controlled by eUSCI) | ||
3 | PM_UCA0CLK | eUSCI_A0 clock input/output (direction controlled by eUSCI) | |
4 | PM_UCA0STE | eUSCI_A0 SPI slave transmit enable (direction controlled by eUSCI) | |
5 | PM_UCA1RXD | eUSCI_A1 UART RXD (direction controlled by eUSCI – Input) | |
PM_UCA1SOMI | eUSCI_A1 SPI slave out master in (direction controlled by eUSCI) | ||
6 | PM_UCA1TXD | eUSCI_A1 UART TXD (direction controlled by eUSCI – Output) | |
PM_UCA1SIMO | eUSCI_A1 SPI slave in master out (direction controlled by eUSCI) | ||
7 | PM_UCA1CLK | eUSCI_A1 clock input/output (direction controlled by eUSCI) | |
8 | PM_UCA1STE | eUSCI_A1 SPI slave transmit enable (direction controlled by eUSCI) | |
9 | PM_UCA2RXD | eUSCI_A2 UART RXD (direction controlled by eUSCI – Input) | |
PM_UCA2SOMI | eUSCI_A2 SPI slave out master in (direction controlled by eUSCI) | ||
10 | PM_UCA2TXD | eUSCI_A2 UART TXD (direction controlled by eUSCI – Output) | |
PM_UCA2SIMO | eUSCI_A2 SPI slave in master out (direction controlled by eUSCI) | ||
11 | PM_UCA2CLK | eUSCI_A2 clock input/output (direction controlled by eUSCI) | |
12 | PM_UCA2STE | eUSCI_A2 SPI slave transmit enable (direction controlled by eUSCI) | |
13 | PM_UCB0SIMO | eUSCI_B0 SPI slave in master out (direction controlled by eUSCI) | |
PM_UCB0SDA | eUSCI_B0 I2C data (open drain and direction controlled by eUSCI) | ||
14 | PM_UCB0SOMI | eUSCI_B0 SPI slave out master in (direction controlled by eUSCI) | |
PM_UCB0SCL | eUSCI_B0 I2C clock (open drain and direction controlled by eUSCI) | ||
15 | PM_UCB0CLK | eUSCI_B0 clock input/output (direction controlled by eUSCI) | |
16 | PM_UCB0STE | eUSCI_B0 SPI slave transmit enable (direction controlled by eUSCI) | |
17 | PM_TA0.0 | TA0 CCR0 capture input CCI0A | TA0 CCR0 compare output Out0 |
18 | PM_TA0.1 | TA0 CCR1 capture input CCI1A | TA0 CCR1 compare output Out1 |
19 | PM_TA0.2 | TA0 CCR2 capture input CCI2A | TA0 CCR2 compare output Out2 |
20 | PM_TA1.0 | TA1 CCR0 capture input CCI0A | TA1 CCR0 compare output Out0 |
21 | PM_TA1.1 | TA1 CCR1 capture input CCI1A | TA1 CCR1 compare output Out1 |
22 | PM_TA2.0 | TA2 CCR0 capture input CCI0A | TA2 CCR0 compare output Out0 |
23 | PM_TA2.1 | TA2 CCR1 capture input CCI1A | TA2 CCR1 compare output Out1 |
24 | PM_TA3.0 | TA3 CCR0 capture input CCI0A | TA3 CCR0 compare output Out0 |
25 | PM_TA3.1 | TA3 CCR1 capture input CCI1A | TA3 CCR1 compare output Out1 |
26 | PM_TACLK | Timer_A clock input to
TA0, TA1, TA2, TA3 |
None |
PM_RTCCLK | None | RTC_C clock output | |
27 | PM_SDCLK | SD24_B bitstream clock input/output (direction controlled by SD24_B) | |
28 | PM_SD0DIO | SD24_B converter 0 bitstream data input/output (direction controlled by SD24_B) | |
29 | PM_SD1DIO | SD24_B converter 1 bitstream data input/output (direction controlled by SD24_B) | |
30 | PM_SD2DIO | SD24_B converter 2 bitstream data input/output (direction controlled by SD24_B) | |
31 (0FFh)(1) | PM_ANALOG | Disables the output driver and the input Schmitt-trigger to prevent parasitic cross currents when applying analog signals. |
PIN NAME | PxMAPy MNEMONIC | INPUT PIN FUNCTION | OUTPUT PIN FUNCTION | |
---|---|---|---|---|
PZ | PN | |||
P1.0/PM_TA0.0/
VeREF-/A2 |
P1.0/PM_TA0.0/
VeREF-/A2 |
PM_TA0.0 | TA0 CCR0 capture input CCI0A | TA0 CCR0 compare output Out0 |
P1.1/PM_TA0.1/
VeREF+/A1 |
P1.1/PM_TA0.1/
VeREF+/A1 |
PM_TA0.1 | TA0 CCR1 capture input CCI1A | TA0 CCR1 compare output Out1 |
P1.2/PM_UCA0RXD/
PM_UCA0SOMI/A0 |
P1.2/PM_UCA0RXD/
PM_UCA0SOMI/A0 |
PM_UCA0RXD,
PM_UCA0SOMI |
eUSCI_A0 UART RXD
(direction controlled by eUSCI – input), eUSCI_A0 SPI slave out master in (direction controlled by eUSCI) |
|
P1.3/PM_UCA0TXD/
PM_UCA0SIMO/R03 |
P1.3/PM_UCA0TXD/
PM_UCA0SIMO/R03 |
PM_UCA0TXD,
PM_UCA0SIMO |
eUSCI_A0 UART TXD
(direction controlled by eUSCI – output), eUSCI_A0 SPI slave in master out (direction controlled by eUSCI) |
|
P1.4/PM_UCA1RXD/
PM_UCA1SOMI/ LCDREF/R13 |
P1.4/PM_UCA1RXD/
PM_UCA1SOMI/ LCDREF/R13 |
PM_UCA1RXD,
PM_UCA1SOMI |
eUSCI_A1 UART RXD
(direction controlled by eUSCI – input), eUSCI_A1 SPI slave out master in (direction controlled by eUSCI) |
|
P1.5/PM_UCA1TXD/
PM_UCA1SIMO/R23 |
P1.5/PM_UCA1TXD/
PM_UCA1SIMO/R23 |
PM_UCA1TXD,
PM_UCA1SIMO |
eUSCI_A1 UART TXD
(direction controlled by eUSCI – output), eUSCI_A1 SPI slave in master out (direction controlled by eUSCI) |
|
P1.6/PM_UCA0CLK/
COM4 |
P1.6/PM_UCA0CLK/
COM4 |
PM_UCA0CLK | eUSCI_A0 clock input/output (direction controlled by eUSCI) | |
P1.7/PM_UCB0CLK/
COM5 |
P1.7/PM_UCB0CLK/
COM5 |
PM_UCB0CLK | eUSCI_B0 clock input/output (direction controlled by eUSCI) | |
P2.0/PM_UCB0SOMI/
PM_UCB0SCL/COM6 |
P2.0/PM_UCB0SOMI/
PM_UCB0SCL/COM6/S39 |
PM_UCB0SOMI,
PM_UCB0SCL |
eUSCI_B0 SPI slave out master in
(direction controlled by eUSCI), eUSCI_B0 I2C clock (open drain and direction controlled by eUSCI) |
|
P2.1/PM_UCB0SIMO/
PM_UCB0SDA/COM7 |
P2.1/PM_UCB0SIMO/
PM_UCB0SDA/COM7/S38 |
PM_UCB0SIMO,
PM_UCB0SDA |
eUSCI_B0 SPI slave in master out
(direction controlled by eUSCI), eUSCI_B0 I2C data (open drain and direction controlled by eUSCI) |
|
P2.2/PM_UCA2RXD/
PM_UCA2SOMI |
P2.2/PM_UCA2RXD/
PM_UCA2SOMI/S37 |
PM_UCA2RXD,
PM_UCA2SOMI |
eUSCI_A2 UART RXD
(direction controlled by eUSCI – input), eUSCI_A2 SPI slave out master in (direction controlled by eUSCI) |
|
P2.3/PM_UCA2TXD/
PM_UCA2SIMO |
P2.3/PM_UCA2TXD/
PM_UCA2SIMO/S36 |
PM_UCA2TXD,
PM_UCA2SIMO |
eUSCI_A2 UART TXD
(direction controlled by eUSCI – output), eUSCI_A2 SPI slave in master out (direction controlled by eUSCI) |
|
P2.4/PM_UCA1CLK | P2.4/PM_UCA1CLK/S35 | PM_UCA1CLK | eUSCI_A1 clock input/output (direction controlled by eUSCI) | |
P2.5/PM_UCA2CLK | P2.5/PM_UCA2CLK/S34 | PM_UCA2CLK | eUSCI_A2 clock input/output (direction controlled by eUSCI) | |
P2.6/PM_TA1.0 | P2.6/PM_TA1.0/S33 | PM_TA1.0 | TA1 CCR0 capture input CCI0A | TA1 CCR0 compare output Out0 |
P2.7/PM_TA1.1 | P2.7/PM_TA1.1/S32 | PM_TA1.1 | TA1 CCR1 capture input CCI1A | TA1 CCR1 compare output Out1 |
P3.0/PM_TA2.0 | P3.0/PM_TA2.0/S31 | PM_TA2.0 | TA2 CCR0 capture input CCI0A | TA2 CCR0 compare output Out0 |
P3.1/PM_TA2.1 | P3.1/PM_TA2.1/S30 | PM_TA2.1 | TA2 CCR1 capture input CCI1A | TA2 CCR1 compare output Out1 |
P3.2/PM_TACLK/
PM_RTCCLK |
P3.2/PM_TACLK/ PM_RTCCLK/S29 | PM_TACLK,
PM_RTCCLK |
Timer_A clock input to
TA0, TA1, TA2, TA3 |
RTC_C clock output |
P3.3/PM_TA0.2 | P3.3/PM_TA0.2/S28 | PM_TA0.2 | TA0 CCR2 capture input CCI2A | TA0 CCR2 compare output Out2 |
P3.4/PM_SDCLK/S39 | P3.4/PM_SDCLK/S27 | PM_SDCLK | SD24_B bitstream clock input/output
(direction controlled by SD24_B) |
|
P3.5/PM_SD0DIO/S38 | P3.5/PM_SD0DIO/S26 | PM_SD0DIO | SD24_B converter 0 bitstream data input/output
(direction controlled by SD24_B) |
|
P3.6/PM_SD1DIO/S37 | P3.6/PM_SD1DIO/S25 | PM_SD1DIO | SD24_B converter 1 bitstream data input/output
(direction controlled by SD24_B) |
|
P3.7/PM_SD2DIO/S36 | P3.7/PM_SD2DIO/S24 | PM_SD2DIO | SD24_B converter 2 bitstream data input/output
(direction controlled by SD24_B) |