JAJSGB7A February 2015 – October 2018 MSP430F67621A , MSP430F67641A
PRODUCTION DATA.
Figure 4-1 shows the pinout for the 100-pin PZ package.
NOTE:
The secondary digital functions on Ports P1, P2, and P3 are fully mappable. This pinout shows the default mapping. See Section 6.12.6 for details.NOTE:
The pins VDSYS and DVSYS must be connected externally on the board for proper device operation.CAUTION:
The LCDCAP/R33 pin must be connected to DVSS if not used.Figure 4-2 shows the pinout for the 80-pin PN package.
NOTE:
The secondary digital functions on Ports P1, P2, and P3 are fully mappable. This pinout shows the default mapping. See Section 6.12.6 for details.NOTE:
The pins VDSYS and DVSYS must be connected externally on the board for proper device operation.CAUTION:
The LCDCAP/R33 pin must be connected to DVSS if not used.