JAJSGB7A February 2015 – October 2018 MSP430F67621A , MSP430F67641A
PRODUCTION DATA.
MIN | TYP | MAX | UNIT | ||||
---|---|---|---|---|---|---|---|
AVCC | Analog supply voltage | AVCC = DVCC, AVSS = DVSS = 0 V | 2.4 | 3.6 | V | ||
fSD | Modulator clock frequency(1) | 0.03 | 2.3 | MHz | |||
VI | Absolute input voltage range | AVSS – 1 | AVCC | V | |||
VIC | Common-mode input voltage range | AVSS – 1 | AVCC | V | |||
VID,FS | Differential full-scale input voltage | VID = VI,A+ – VI,A– | –VREF/GAIN | +VREF/GAIN | mV | ||
VID | Differential input voltage for specified performance(2) | SD24REFS = 1 | SD24GAINx = 1 | ±910 | ±920 | ||
SD24GAINx = 2 | ±455 | ±460 | |||||
SD24GAINx = 4 | ±227 | ±230 | |||||
SD24GAINx = 8 | ±113 | ±115 | |||||
SD24GAINx = 16 | ±57 | ±58 | |||||
SD24GAINx = 32 | ±28 | ±29 | |||||
SD24GAINx = 64 | ±14 | ±14.5 | |||||
SD24GAINx = 128 | ±7 | ±7.2 | |||||
CREF | VREF load capacitance(3) | SD24REFS = 1 | 100 | nF |
Table 5-36 lists the analog input characteristics of the SD24_B.