Table 5-46 10-Bit ADC, External Reference
over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)
PARAMETER |
TEST CONDITIONS |
VCC |
MIN |
TYP |
MAX |
UNIT |
VeREF+ |
Positive external reference voltage input |
VeREF+ > VeREF–(2) |
|
1.4 |
|
AVCC |
V |
VeREF– |
Negative external reference voltage input |
VeREF+ > VeREF–(3) |
|
0 |
|
1.2 |
V |
(VeREF+ –
VeREF–) |
Differential external reference voltage input |
VeREF+ > VeREF–(4) |
|
1.4 |
|
AVCC |
V |
IVeREF+,
IVeREF– |
Static input current |
1.4 V ≤ VeREF+ ≤ VAVCC , VeREF– = 0 V,
fADC10CLK = 5 MHz, ADC10SHTx = 0x0001,
Conversion rate 200 ksps |
2.2 V, 3 V |
|
±8.5 |
±26 |
µA |
1.4 V ≤ VeREF+ ≤ VAVCC , VeREF– = 0 V,
fADC10CLK = 5 MHz, ADC10SHTX = 0x1000,
Conversion rate 20 ksps |
2.2 V, 3 V |
|
|
±1 |
µA |
CVeREF+/- |
Capacitance at VeREF+ or VeREF- terminal |
See (5) |
|
10 |
|
|
µF |
(1) The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, CI, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.
(2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.
(3) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
(4) The accuracy limits the minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.
(5) Two decoupling capacitors, 10 µF and 100 nF, should be connected to VeREF to decouple the dynamic current required for an external reference source if it is used for the ADC10_A. Also see the
MSP430x5xx and MSP430x6xx Family User's Guide .