JAJSG94D November 2012 – September 2018 MSP430F67451 , MSP430F67461 , MSP430F67471 , MSP430F67481 , MSP430F67491 , MSP430F67651 , MSP430F67661 , MSP430F67671 , MSP430F67681 , MSP430F67691 , MSP430F67751 , MSP430F67761 , MSP430F67771 , MSP430F67781 , MSP430F67791
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
fPx.y | Port output frequency (with load) | See (1)(2) | VCC = 1.8 V,
PMMCOREVx = 0 |
16 | MHz | |
VCC = 3 V,
PMMCOREVx = 3 |
25 | |||||
fPort_CLK | Clock output frequency | ACLK, SMCLK, or MCLK,
CL = 20 pF(2) |
VCC = 1.8 V,
PMMCOREVx = 0 |
16 | MHz | |
VCC = 3 V,
PMMCOREVx = 3 |
25 |