JAJSG95A May 2014 – September 2018 MSP430F6745A , MSP430F6746A , MSP430F6747A , MSP430F6748A , MSP430F6749A , MSP430F6765A , MSP430F6766A , MSP430F6767A , MSP430F6768A , MSP430F6769A , MSP430F6775A , MSP430F6776A , MSP430F6777A , MSP430F6778A , MSP430F6779A
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
tt | UART receive deglitch time(1) | UCGLITx = 0 | 2 V, 3 V | 10 | 15 | 25 | ns |
UCGLITx = 1 | 30 | 50 | 85 | ||||
UCGLITx = 2 | 50 | 80 | 150 | ||||
UCGLITx = 3 | 70 | 120 | 200 |
Table 5-29 lists the supported clock frequencies of the eUSCI in SPI master mode.