JAJS271F April 2004 – March 2022 MSP430FG437 , MSP430FG438 , MSP430FG439
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
t(int) | External interrupt timing | Port P1, P2: P1.x to P2.x, external trigger signal for the interrupt flag(1) | 2.2 V | 62 | ns | |
3 V | 50 | |||||
t(cap) | Timer_A or Timer_B capture timing | TA0, TA1, TA2 TB0, TB1, TB2 | 2.2 V | 62 | ns | |
3 V | 50 | |||||
f(TAext) | Timer_A or Timer_B clock frequency externally applied to pin | TACLK, TBCLK, INCLK: t(H) = t(L) | 2.2 V | 8 | MHz | |
f(TBext) | 3 V | 10 | ||||
f(TAint) | Timer_A or Timer_B clock frequency | SMCLK or ACLK signal selected | 2.2 V | 8 | MHz | |
f(TBint) | 3 V | 10 |