JAJS271F April 2004 – March 2022 MSP430FG437 , MSP430FG438 , MSP430FG439
PRODUCTION DATA
Timer_B3 is a 16-bit timer/counter with three capture/compare registers. Timer_B3 can support multiple capture/compares, PWM outputs, and interval timing. Timer_B3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|
ZCA | PN | PN | ZCA | ||||
E9 - P1.4 | 63 - P1.4 | TBCLK | TBCLK | ||||
ACLK | ACLK | ||||||
SMCLK | SMCLK | Timer | NA | ||||
E9 - P1.4 | 63 - P1.4 | TBCLK | INCLK | ||||
D11 - P2.1 | 58 - P2.1 | TB0 | CCI0A | 58 - P2.1 | D11 - P2.1 | ||
D11 - P2.1 | 58 - P2.1 | TB0 | CCI0B | ADC12 (internal) | |||
DVSS | GND | CCR0 | TB0 | ||||
DVCC | VCC | ||||||
E11 - P2.2 | 57 - P2.2 | TB1 | CCI1A | 57 - P2.2 | E11 - P2.2 | ||
E11 - P2.2 | 57 - P2.2 | TB1 | CCI1B | ADC12 (internal) | |||
DVSS | GND | CCR1 | TB1 | ||||
DVCC | VCC | ||||||
F11 - P2.3 | 56 - P2.3 | TB2 | CCI2A | 56 - P2.3 | F11 - P2.3 | ||
F11 - P2.3 | 56 - P2.3 | TB2 | CCI2B | ||||
DVSS | GND | CCR2 | TB2 | ||||
DVCC | VCC |