JAJS271F April 2004 – March 2022 MSP430FG437 , MSP430FG438 , MSP430FG439
PRODUCTION DATA
Timer_A3 is a 16-bit timer/counter with three capture/compare registers. Timer_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|
ZCA | PN | PN | ZCA | ||||
B10 - P1.5 | 62 - P1.5 | TACLK | TACLK | ||||
ACLK | ACLK | ||||||
SMCLK | SMCLK | Timer | NA | ||||
B10 - P1.5 | 62 - P1.5 | TACLK | INCLK | ||||
D8 - P1.0 | 67 - P1.0 | TA0 | CCI0A | 67 - P1.0 | D8 - P1.0 | ||
D9 - P1.1 | 66 - P1.1 | TA0 | CCI0B | ||||
DVSS | GND | CCR0 | TA0 | ||||
DVCC | VCC | ||||||
B9 - P1.2 | 65 - P1.2 | TA1 | CCI1A | 65 - P1.2 | B9 - P1.2 | ||
CAOUT (internal) | CCI1B | ADC12 (internal) | |||||
DVSS | GND | CCR1 | TA1 | ||||
DVCC | VCC | ||||||
C11 - P2.0 | 59 - P2.0 | TA2 | CCI2A | 59 - P2.0 | C11 - P2.0 | ||
ACLK (internal) | CCI2B | ||||||
DVSS | GND | CCR2 | TA2 | ||||
DVCC | VCC |