SLAS508K April 2006 – May 2020 MSP430FG4616 , MSP430FG4617 , MSP430FG4618 , MSP430FG4619
PRODUCTION DATA.
The interrupt vectors and the power-up start address are in the address range 0FFFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.
INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD ADDRESS | PRIORITY |
---|---|---|---|---|
Power-Up
External Reset Watchdog Flash Memory |
WDTIFG
KEYV (1)(2) |
Reset | 0FFFEh | 31, highest |
NMI
Oscillator Fault Flash Memory Access Violation |
NMIIFG (1)(3)
OFIFG(1)(3) ACCVIFG(1)(4)(2) |
(Non)maskable
(Non)maskable (Non)maskable |
0FFFCh | 30 |
Timer_B7 | TBCCR0 CCIFG0(4) | Maskable | 0FFFAh | 29 |
Timer_B7 | TBCCR1 CCIFG1 to TBCCR6 CCIFG6, TBIFG(1)(4) | Maskable | 0FFF8h | 28 |
Comparator_A | CAIFG | Maskable | 0FFF6h | 27 |
Watchdog Timer+ | WDTIFG | Maskable | 0FFF4h | 26 |
USCI_A0, USCI_B0 Receive | UCA0RXIFG, UCB0RXIFG(1) | Maskable | 0FFF2h | 25 |
USCI_A0, USCI_B0 Transmit | UCA0TXIFG, UCB0TXIFG (1) | Maskable | 0FFF0h | 24 |
ADC12 | ADC12IFG (1)(4) | Maskable | 0FFEEh | 23 |
Timer_A3 | TACCR0 CCIFG0(4) | Maskable | 0FFECh | 22 |
Timer_A3 | TACCR1 CCIFG1 and TACCR2 CCIFG2, TAIFG(1)(4) | Maskable | 0FFEAh | 21 |
I/O Port P1 (Eight Flags) | P1IFG.0 to P1IFG.7(1)(4) | Maskable | 0FFE8h | 20 |
USART1 Receive | URXIFG1 | Maskable | 0FFE6h | 19 |
USART1 Transmit | UTXIFG1 | Maskable | 0FFE4h | 18 |
I/O Port P2 (Eight Flags) | P2IFG.0 to P2IFG.7 (1)(4) | Maskable | 0FFE2h | 17 |
Basic Timer 1, RTC | BTIFG | Maskable | 0FFE0h | 16 |
DMA | DMA0IFG, DMA1IFG, DMA2IFG(1)(4) | Maskable | 0FFDEh | 15 |
DAC12 | DAC12.0IFG, DAC12.1IFG(1)(4) | Maskable | 0FFDCh | 14 |
Reserved | Reserved(5) | 0FFDAh | 13 | |
⋮ | ⋮ | |||
0FFC0h | 0, lowest |