JAJSCD6E August 2016 – June 2021 MSP430FR2000 , MSP430FR2100 , MSP430FR2110 , MSP430FR2111
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
fVLO | VLO frequency | Measured at MCLK | 3.0 V | 10 | kHz | ||
dfVLO/dT | VLO frequency temperature drift | Measured at MCLK(1) | 3.0 V | 0.5 | %/°C | ||
dfVLO/dVCC | VLO frequency supply voltage drift | Measured at MCLK(2) | 1.8 V to 3.6 V | 4 | %/V | ||
f | Duty cycle | Measured at MCLK | 3.0 V | 50% |
The VLO clock frequency is reduced by 15% (typical) when the device switches from active mode to LPM3 or LPM4, because the reference changes. This lower frequency is not a violation of the VLO specifications (see #GUID-8982D6E2-06A4-41A2-9A73-100BE596B4A2).