JAJSG09F October 2015 – December 2019 MSP430FR2433
PRODUCTION DATA.
The MSP430FR2433 MCU has one active mode and several software-selectable low-power modes of operation (see Table 6-1). An interrupt event can wake the MCU from low-power mode (LPM0 or LPM3), service the request, and restore the MCU back to the low-power mode on return from the interrupt program. Low-power modes LPM3.5 and LPM4.5 disable the core supply to minimize power consumption.
MODE | AM | LPM0 | LPM3 | LPM4 | LPM3.5 | LPM4.5 | |
---|---|---|---|---|---|---|---|
ACTIVE MODE (FRAM ON) | CPU OFF | STANDBY | OFF | ONLY RTC | SHUTDOWN | ||
Maximum system clock | 16 MHz | 16 MHz | 40 kHz | 0 | 40 kHz | 0 | |
Power consumption at 25°C, 3 V | 126 µA/MHz | 40 µA/MHz | 1.2 µA with RTC counter only in LFXT | 0.49 µA without SVS | 0.73 µA with RTC counter only in LFXT | 16 nA without SVS | |
Wake-up time | N/A | Instant | 10 µs | 10 µs | 350 µs | 350 µs | |
Wake-up events | N/A | All | All | I/O | RTC
I/O |
I/O | |
Power | Regulator | Full Regulation | Full Regulation | Partial Power Down | Partial Power Down | Partial Power Down | Power Down |
SVS | On | On | Optional | Optional | Optional | Optional | |
Brownout | On | On | On | On | On | On | |
Clock(2) | MCLK | Active | Off | Off | Off | Off | Off |
SMCLK | Optional | Optional | Off | Off | Off | Off | |
FLL | Optional | Optional | Off | Off | Off | Off | |
DCO | Optional | Optional | Off | Off | Off | Off | |
MODCLK | Optional | Optional | Off | Off | Off | Off | |
REFO | Optional | Optional | Optional | Off | Off | Off | |
ACLK | Optional | Optional | Optional | Off | Off | Off | |
XT1CLK | Optional | Optional | Optional | Off | Optional | Off | |
VLOCLK | Optional | Optional | Optional | Off | Optional | Off | |
Core | CPU | On | Off | Off | Off | Off | Off |
FRAM | On | On | Off | Off | Off | Off | |
RAM | On | On | On | On | Off | Off | |
Backup memory(1) | On | On | On | On | On | Off | |
Peripherals | Timer0_A3 | Optional | Optional | Optional | Off | Off | Off |
Timer1_A3 | Optional | Optional | Optional | Off | Off | Off | |
Timer2_A2 | Optional | Optional | Optional | Off | Off | Off | |
Timer3_A2 | Optional | Optional | Optional | Off | Off | Off | |
WDT | Optional | Optional | Optional | Off | Off | Off | |
eUSCI_A0 | Optional | Optional | Off | Off | Off | Off | |
eUSCI_A1 | Optional | Optional | Off | Off | Off | Off | |
eUSCI_B0 | Optional | Optional | Off | Off | Off | Off | |
CRC | Optional | Optional | Off | Off | Off | Off | |
ADC | Optional | Optional | Optional | Off | Off | Off | |
RTC | Optional | Optional | Optional | Off | Optional | Off | |
I/O | General-purpose digital input/output | On | Optional | State Held | State Held | State Held | State Held |
NOTE
XT1CLK and VLOCLK can be active during LPM4 if requested by low-frequency peripherals, such as RTC or WDT.