JAJSEE2C January 2018 – December 2019 MSP430FR2512 , MSP430FR2522
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Figure 6-4shows the port diagram. Table 6-16 summarizes the selection of pin function.
PIN NAME (P2.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(3) | ||
---|---|---|---|---|---|
P2DIR.x | P2SELx | ANALOG FUNCTION(1) | |||
P2.0/UCA0TXD/ UCA0SIMO/XOUT | 0 | P2.0 (I/O) | I: 0; O: 1 | 00 | 0 |
UCA0TXD/UCA0SIMO | X | 01 | 0 | ||
XOUT | X | 10 | 0 | ||
P2.1/UCA0RXD/ UCA0SOMI/XIN | 1 | P2.1 (I/O) | I: 0; O: 1 | 00 | 0 |
UCA0RXD/UCA0SOMI | X | 01 | 0 | ||
XIN | X | 10 | 0 | ||
P2.2/TA1.1/SYNC/A4 | 2 | P2.2 (I/O) | I: 0; O: 1 | 00 | 0 |
TA1.CCI1A | 0 | 01 | 0 | ||
TA1.1 | 1 | ||||
SYNC | 0 | 10 | 0 | ||
A4 | X | X | ADCPCTLx = 1 (x = 4) from SYSCFG2(1) | ||
P2.3/TA1.2/ UCB0STE/A5 | 3 | P2.3 (I/O) | I: 0; O: 1 | 00 | 0 |
TA1.CCI2A | 0 | 01 | 0 | ||
TA1.2 | 1 | ||||
UCB0STE | X | 10 | 0 | ||
A5 | X | X | ADCPCTLx = 1 (x = 5) from SYSCFG2(1) | ||
P2.4/TA1CLK/ UCB0CLK/A6 | 4 | P2.4 (I/O) | I: 0; O: 1 | 00 | 0 |
TA1CLK | 0 | 01 | 0 | ||
UCB0CLK | X | 10 | 0 | ||
A6 | X | X | ADCPCTLx = 1 (x = 6) from SYSCFG2(1) | ||
P2.5/UCB0SIMO/ UCB0SDA/A7 | 5 | P2.5 (I/O) | I: 0; O: 1 | 00 | 0 |
UCB0SIMO/UCB0SDA | X | 10 | 0 | ||
A7 | X | X | ADCPCTLx = 1 (x = 7) from SYSCFG2(1) | ||
P2.6/UCB0SOMI/ UCB0SCL | 6 | P2.6 (I/O) | I: 0; O: 1 | 00 | 0 |
UCB0SOMI/UCB0SCL | X | 10 | 0 |