JAJSG08E November 2015 – December 2019 MSP430FR2532 , MSP430FR2533 , MSP430FR2632 , MSP430FR2633
PRODUCTION DATA.
Table 4-2 describes the signals for all device variants and package options.
FUNCTION | SIGNAL NAME | PIN NUMBER | PIN TYPE(1) | DESCRIPTION | |||
---|---|---|---|---|---|---|---|
RHB | DA | RGE | YQW | ||||
ADC | A0 | 7 | 11 | 7 | B1 | I | Analog input A0 |
A1 | 8 | 12 | 8 | A1 | I | Analog input A1 | |
A2 | 9 | 13 | 9 | B2 | I | Analog input A2 | |
A3 | 10 | 14 | 10 | A2 | I | Analog input A3 | |
A4 | 3 | 7 | 3 | D1 | I | Analog input A4 | |
A5 | 4 | 8 | 4 | C2 | I | Analog input A5 | |
A6 | 5 | 9 | 5 | C3 | I | Analog input A6 | |
A7 | 6 | 10 | 6 | B3 | I | Analog input A7 | |
Veref+ | 7 | 11 | 7 | B1 | I | ADC positive reference | |
Veref- | 9 | 13 | 9 | B2 | I | ADC negative reference | |
CapTIvate | CAP0.0 | 12 | 16 | – | A4 | I/O | CapTIvate channel |
CAP0.1 | 13 | 17 | – | – | I/O | CapTIvate channel | |
CAP0.2 | 14 | 18 | 12 | A5 | I/O | CapTIvate channel | |
CAP0.3 | 15 | 19 | 13 | – | I/O | CapTIvate channel | |
CAP1.0 | 16 | 20 | – | – | I/O | CapTIvate channel | |
CAP1.1 | 17 | 21 | – | – | I/O | CapTIvate channel | |
CAP1.2 | 18 | 22 | 14 | B4 | I/O | CapTIvate channel | |
CAP1.3 | 19 | 23 | 15 | B5 | I/O | CapTIvate channel | |
CAP2.0 | 21 | 25 | 17 | C4 | I/O | CapTIvate channel | |
CAP2.1 | 22 | 26 | 18 | – | I/O | CapTIvate channel | |
CAP2.2 | 23 | 27 | – | D5 | I/O | CapTIvate channel | |
CAP2.3 | 24 | 28 | – | – | I/O | CapTIvate channel | |
CAP3.0 | 25 | 29 | 19 | E5 | I/O | CapTIvate channel | |
CAP3.1 | 26 | 30 | 20 | – | I/O | CapTIvate channel | |
CAP3.2 | 27 | 31 | – | D4 | I/O | CapTIvate channel | |
CAP3.3 | 28 | 32 | – | – | I/O | CapTIvate channel | |
SYNC | 11 | 15 | 11 | A3 | I | CapTIvate synchronous trigger input for processing and conversion | |
Clock | ACLK | 11 | 15 | 11 | A3 | O | ACLK output |
MCLK | 10 | 14 | 10 | A2 | O | MCLK output | |
SMCLK | 6 | 10 | 6 | B3 | O | SMCLK output | |
XIN | 30 | 2 | 22 | E3 | I | Input terminal for crystal oscillator | |
XOUT | 29 | 1 | 21 | E4 | O | Output terminal for crystal oscillator | |
Debug | SBWTCK | 2 | 6 | 2 | D2 | I | Spy-Bi-Wire input clock |
SBWTDIO | 1 | 5 | 1 | E1 | I/O | Spy-Bi-Wire data input/output | |
TCK | 3 | 7 | 3 | D1 | I | Test clock | |
TCLK | 5 | 9 | 5 | C3 | I | Test clock input | |
TDI | 5 | 9 | 5 | C3 | I | Test data input | |
TDO | 6 | 10 | 6 | B3 | O | Test data output | |
TEST | 2 | 6 | 2 | D2 | I | Test Mode pin – selected digital I/O on JTAG pins | |
TMS | 4 | 8 | 4 | C2 | I | Test mode select | |
GPIO | P1.0 | 7 | 11 | 7 | B1 | I/O | General-purpose I/O |
P1.1 | 8 | 12 | 8 | A1 | I/O | General-purpose I/O | |
P1.2 | 9 | 13 | 9 | B2 | I/O | General-purpose I/O | |
P1.3 | 10 | 14 | 10 | A2 | I/O | General-purpose I/O | |
P1.4 | 3 | 7 | 3 | D1 | I/O | General-purpose I/O(2) | |
P1.5 | 4 | 8 | 4 | C2 | I/O | General-purpose I/O(2) | |
P1.6 | 5 | 9 | 5 | C3 | I/O | General-purpose I/O(2) | |
P1.7 | 6 | 10 | 6 | B3 | I/O | General-purpose I/O(2) | |
P2.0 | 29 | 1 | 21 | E4 | I/O | General-purpose I/O | |
P2.1 | 30 | 2 | 22 | E3 | I/O | General-purpose I/O | |
P2.2 | 11 | 15 | 11 | A3 | I/O | General-purpose I/O | |
P2.3 | 14 | 18 | 12 | A5 | I/O | General-purpose I/O | |
P2.4 | 17 | 21 | – | – | I/O | General-purpose I/O | |
P2.5 | 18 | 22 | 14 | B4 | I/O | General-purpose I/O | |
P2.6 | 19 | 23 | 15 | B5 | I/O | General-purpose I/O | |
P2.7 | 25 | 29 | 19 | E5 | I/O | General-purpose I/O | |
P3.0 | 12 | 16 | – | A4 | I/O | General-purpose I/O | |
P3.1 | 16 | 20 | – | – | I/O | General-purpose I/O | |
P3.2 | 27 | 31 | – | D4 | I/O | General-purpose I/O | |
I2C | UCB0SCL | 10 | 14 | 10 | A2 | I/O | eUSCI_B0 I2C clock |
UCB0SDA | 9 | 13 | 9 | B2 | I/O | eUSCI_B0 I2C data | |
Power | DVCC | 32 | 4 | 24 | E2 | P | Power supply |
DVSS | 31 | 3 | 23 | D3 | P | Power ground | |
VREF+ | 3 | 7 | 3 | D1 | P | Output of positive reference voltage with ground as reference | |
VREG | 20 | 24 | 16 | C5 | O | CapTIvate regulator external decoupling capacitor | |
SPI | UCA0CLK | 5 | 9 | 5 | C3 | I/O | eUSCI_A0 SPI clock input/output |
UCA0SIMO | 3 | 7 | 3 | D1 | I/O | eUSCI_A0 SPI slave in/master out | |
UCA0SOMI | 4 | 8 | 4 | C2 | I/O | eUSCI_A0 SPI slave out/master in | |
UCA0STE | 6 | 10 | 6 | B3 | I/O | eUSCI_A0 SPI slave transmit enable | |
UCA1CLK | 17 | 21 | – | – | I/O | eUSCI_A1 SPI clock input/output | |
UCA1SIMO | 19 | 23 | 15 | B5 | I/O | eUSCI_A1 SPI slave in/master out | |
UCA1SOMI | 18 | 22 | 14 | B4 | I/O | eUSCI_A1 SPI slave out/master in | |
UCA1STE | 16 | 20 | – | – | I/O | eUSCI_A1 SPI slave transmit enable | |
UCB0CLK | 8 | 12 | 8 | A1 | I/O | eUSCI_B0 clock input/output | |
UCB0SIMO | 9 | 13 | 9 | B2 | I/O | eUSCI_B0 SPI slave in/master out | |
UCB0SOMI | 10 | 14 | 10 | A2 | I/O | eUSCI_B0 SPI slave out/master in | |
UCB0STE | 7 | 11 | 7 | B1 | I/O | eUSCI_B0 slave transmit enable | |
System | NMI | 1 | 5 | 1 | E1 | I | Nonmaskable interrupt input |
RST | 1 | 5 | 1 | E1 | I | Active-low reset input | |
Timer_A | TA0.1 | 8 | 12 | 8 | A1 | I/O | Timer TA0 CCR1 capture: CCI1A input, compare: Out1 outputs |
TA0.2 | 9 | 13 | 9 | B2 | I/O | Timer TA0 CCR2 capture: CCI2A input, compare: Out2 outputs | |
TA0CLK | 7 | 11 | 7 | B1 | I | Timer clock input TACLK for TA0 | |
TA1.1 | 4 | 8 | 4 | C2 | I/O | Timer TA1 CCR1 capture: CCI1A input, compare: Out1 outputs | |
TA1.2 | 3 | 7 | 3 | D1 | I/O | Timer TA1 CCR2 capture: CCI2A input, compare: Out2 outputs | |
TA1CLK | 5 | 9 | 5 | C3 | I | Timer clock input TACLK for TA1 | |
UART | UCA0RXD | 4 | 8 | 4 | C2 | I | eUSCI_A0 UART receive data |
UCA0TXD | 3 | 7 | 3 | D1 | O | eUSCI_A0 UART transmit data | |
UCA1RXD | 18 | 22 | 14 | B4 | I | eUSCI_A1 UART receive data | |
UCA1TXD | 19 | 23 | 15 | B5 | O | eUSCI_A1 UART transmit data | |
VQFN Pad | VQFN thermal pad | Pad | N/A | Pad | N/A | VQFN package exposed thermal pad. TI recommends connecting to VSS. |