VREG |
Reference voltage output |
|
1.5 |
1.55 |
1.6 |
V |
CREG |
External buffer capacitor |
ESR ≤ 200 mΩ |
0.8 |
1 |
1.2 |
µF |
CELECTRODE |
Maximum capacitance of all external electrodes on all CapTIvate blocks |
Running a conversion at 4 MHz |
|
|
300 |
pF |
tWAKEUP,COLD |
Voltage regulator wake-up time |
LDO completely off then turned on |
|
|
1 |
ms |
tWAKEUP,WARM |
Voltage regulator wake-up time |
LDO in low-power mode then turned on |
|
|
300 |
us |
fCAPCLK |
Captivate oscillator frequency, nominal |
TA = 25ºC, CAPCLK0, FREQSHFT = 00b |
–3% |
16 |
+3% |
MHz |
DCCAPCLK |
CapTIvate oscillator duty cycle |
Excluding first clock cycle, DC = thigh × f |
40% |
50% |
60% |
|