JAJSG08E November 2015 – December 2019 MSP430FR2532 , MSP430FR2533 , MSP430FR2632 , MSP430FR2633
PRODUCTION DATA.
PARAMETER | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
fTCK | TCK input frequency(1) | 2 V, 3 V | 0 | 10 | MHz | |
tTCK,Low | TCK low clock pulse duration | 2 V, 3 V | 15 | ns | ||
tTCK,High | TCK high clock pulse duration | 2 V, 3 V | 15 | ns | ||
tSU,TMS | TMS setup time (before rising edge of TCK) | 2 V, 3 V | 11 | ns | ||
tHD,TMS | TMS hold time (after rising edge of TCK) | 2 V, 3 V | 3 | ns | ||
tSU,TDI | TDI setup time (before rising edge of TCK) | 2 V, 3 V | 13 | ns | ||
tHD,TDI | TDI hold time (after rising edge of TCK) | 2 V, 3 V | 5 | ns | ||
tZ-Valid,TDO | TDO high impedance to valid output time (after falling edge of TCK) | 2 V, 3 V | 26 | ns | ||
tValid,TDO | TDO to new valid output time (after falling edge of TCK) | 2 V, 3 V | 26 | ns | ||
tValid-Z,TDO | TDO valid to high-impedance output time (after falling edge of TCK) | 2 V, 3 V | 26 | ns | ||
tJTAG,Ret | Spy-Bi-Wire return to normal operation time | 15 | 100 | µs | ||
Rinternal | Internal pulldown resistance on TEST | 2 V, 3 V | 20 | 35 | 50 | kΩ |