JAJSH23D March 2019 – September 2021 MSP430FR2672 , MSP430FR2673 , MSP430FR2675 , MSP430FR2676
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
fADCCLK | For specified performance of ADC linearity parameters, 10-bit mode | 2.4 V to 3.6 V | 6 | MHz | |||
For specified performance of ADC linearity parameters, 12-bit mode | 2.4 V to 3.6 V | 4.4 | |||||
tCONVERT | Conversion time | External fADCCLK from ACLK, MCLK, or SMCLK, ADCSSEL ≠ 0 | 2.4 V to 3.6 V | (2) | µs | ||
tADCON | Turn-on settling time of the ADC | The error in a conversion started after tADCON is
less than ±0.5 LSB, Reference and input signal already settled |
100 | ns | |||
tSample | Sampling time | RS = 1000 Ω, RI = 20000 Ω, CI
= 5.5 pF, CEXT = 8 pF, Approximately 7.62 Tau (t) are required for an error of less than ±0.5 LSB, 10-bit mode.(3) |
2.4 V to 3.6 V | 0.52 | µs | ||
RS = 1000 Ω, RI = 40000 Ω, CI
= 5.5 pF, CEXT = 8 pF, Approximately 9.01 Tau (t) are required for an error of less than ±0.5 LSB, 12-bit mode.(3) |
2.4 V to 3.6 V | 0.61 |