JAJSG11F October 2014 – December 2021 MSP430FR4131 , MSP430FR4132 , MSP430FR4133
PRODUCTION DATA
Section 7.2 describes the signals for all device variants and package options.
TERMINAL | I/O | DESCRIPTION | |||
---|---|---|---|---|---|
NAME | PACKAGE SUFFIX | ||||
PM | G56 | G48 | |||
P4.7/R13 | 1 | 7 | 7 | I/O | General-purpose I/O Input/output port of third most positive analog LCD voltage V4 |
P4.6/R23 | 2 | 8 | 8 | I/O | General-purpose I/O Input/output port of second most positive analog LCD voltage V2 |
P4.5/R33 | 3 | 9 | 9 | I/O | General-purpose I/O Input/output port of first most positive analog LCD voltage V1 |
P4.4/LCDCAP1 | 4 | 10 | 10 | I/O | General-purpose I/O LCD charge pump external port connecting to LCDCAP0 pin by 0.1‑µF capacitor |
P4.3/LCDCAP0 | 5 | 11 | 11 | I/O | General-purpose I/O LCD charge pump external port connecting to LCDCAP1 pin by 0.1‑µF capacitor |
P4.2/XOUT | 6 | 12 | 12 | I/O | General-purpose I/O Output terminal for crystal oscillator |
P4.1/XIN | 7 | 13 | 13 | I/O | General-purpose I/O Input terminal for crystal oscillator |
DVSS | 8 | 14 | 14 | Power ground | |
DVCC | 9 | 15 | 15 | Power supply | |
RST/NMI/SBWTDIO | 10 | 16 | 16 | I/O | Reset input active low Nonmaskable interrupt input Spy-Bi-Wire data input/output |
TEST/SBWTCK | 11 | 17 | 17 | I | Test Mode pin – selected digital I/O on JTAG pins Spy-Bi-Wire input clock |
P4.0/TA1.1 | 12 | 18 | 18 | I/O | General-purpose I/O Timer TA1 CCR1 capture: CCI1A input, compare: Out1 outputs |
P8.3/TA1.2(1) | 13 | 19 | – | I/O | General-purpose I/O Timer TA1 CCR2 capture: CCI2A input, compare: Out2 outputs |
P8.2/TA1CLK(1) | 14 | 20 | – | I/O | General-purpose I/O Timer clock input TACLK for TA1 |
P8.1/ACLK/A9(1) | 15 | – | – | I/O | General-purpose I/O ACLK output Analog input A9 |
P8.0/SMCLK/A8(1) | 16 | – | – | I/O | General-purpose I/O SMCLK output Analog input A8 |
P1.7/TA0.1/TDO/A7 | 17 | 21 | 19 | I/O | General-purpose I/O(2) Timer TA0 CCR1 capture: CCI1A input, compare: Out1 outputs Test data output Analog input A7 |
P1.6/TA0.2/TDI/TCLK/A6 | 18 | 22 | 20 | I/O | General-purpose I/O(2) Timer TA0 CCR2 capture: CCI2A input, compare: Out2 outputs Test data input or test clock input Analog input A6 |
P1.5/TA0CLK/TMS/A5 | 19 | 23 | 21 | I/O | General-purpose I/O(2) Timer clock input TACLK for TA0 Test mode select Analog input A5 |
P1.4/MCLK/TCK/A4/VREF+ | 20 | 24 | 22 | I/O | General-purpose I/O(2) MCLK output Test clock Analog input A4 Output of positive reference voltage with ground as reference |
P1.3/UCA0STE/A3 | 21 | 25 | 23 | I/O | General-purpose I/O eUSCI_A0 SPI slave transmit enable Analog input A3 |
P1.2/UCA0CLK/A2 | 22 | 26 | 24 | I/O | General-purpose I/O eUSCI_A0 SPI clock input/output Analog input A2 |
P1.1/UCA0RXD/UCA0SOMI/ A1/Veref+ | 23 | 27 | 25 | I/O | General-purpose I/O eUSCI_A0 UART receive data eUSCI_A0 SPI slave out/master in Analog input A1, and ADC positive reference |
P1.0/UCA0TXD/UCA0SIMO/ A0/Veref- | 24 | 28 | 26 | I/O | General-purpose I/O eUSCI_A0 UART transmit data eUSCI_A0 SPI slave in/master out Analog input A0, and ADC negative reference |
P5.7/L39(1) | 25 | – | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P5.6/L38(1) | 26 | – | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P5.5/L37(1) | 27 | 29 | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P5.4/L36(1) | 28 | 30 | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P5.3/UCB0SOMI/UCB0SCL/L35 | 29 | 31 | 27 | I/O | General-purpose I/O eUSCI_B0 SPI slave out/master in; eUSCI_B0 I2C clock LCD drive pin; either segment or common output |
P5.2/UCB0SIMO/UCB0SDA/L34 | 30 | 32 | 28 | I/O | General-purpose I/O eUSCI_B0 SPI slave in/master out; eUSCI_B0 I2C data LCD drive pin; either segment or common output |
P5.1/UCB0CLK/L33 | 31 | 33 | 29 | I/O | General-purpose I/O eUSCI_B0 clock input/output LCD drive pin; either segment or common output |
P5.0/UCB0STE/L32 | 32 | 34 | 30 | I/O | General-purpose I/O eUSCI_B0 slave transmit enable LCD drive pin; either segment or common output |
P2.7/L31 | 33 | 35 | 31 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P2.6/L30 | 34 | 36 | 32 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P2.5/L29 | 35 | 37 | 33 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P2.4/L28 | 36 | 38 | 34 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P2.3/L27 | 37 | 39 | 35 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P2.2/L26 | 38 | 40 | 36 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P2.1/L25 | 39 | 41 | 37 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P2.0/L24 | 40 | 42 | 38 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P6.7/L23(1) | 41 | – | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P6.6/L22(1) | 42 | – | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P6.5/L21(1) | 43 | 43 | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P6.4/L20(1) | 44 | 44 | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P6.3/L19 | 45 | 45 | 39 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P6.2/L18 | 46 | 46 | 40 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P6.1/L17 | 47 | 47 | 41 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P6.0/L16 | 48 | 48 | 42 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P3.7/L15 | 49 | 49 | 43 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P3.6/L14 | 50 | 50 | 44 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P3.5/L13 | 51 | 51 | 45 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P3.4/L12 | 52 | 52 | 46 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P3.3/L11 | 53 | 53 | 47 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P3.2/L10 | 54 | 54 | 48 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P3.1/L9 | 55 | 55 | 1 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P3.0/L8 | 56 | 56 | 2 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P7.7/L7(1) | 57 | – | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P7.6/L6(1) | 58 | – | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P7.5/L5(1) | 59 | 1 | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P7.4/L4(1) | 60 | 2 | – | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P7.3/L3 | 61 | 3 | 3 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P7.2/L2 | 62 | 4 | 4 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P7.1/L1 | 63 | 5 | 5 | I/O | General-purpose I/O LCD drive pin; either segment or common output |
P7.0/L0 | 64 | 6 | 6 | I/O | General-purpose I/O LCD drive pin; either segment or common output |