JAJSGU5B January 2019 – December 2021 MSP430FR5041 , MSP430FR5043 , MSP430FR50431 , MSP430FR6041 , MSP430FR6043 , MSP430FR60431
PRODUCTION DATA
Figure 9-28 and Figure 9-29 show the port diagrams. Table 9-49 summarizes the selection of the pin function.
PIN NAME (PJ.x) | PN 80 | PM RGC 64 | FUNCTION | CONTROL BITS AND SIGNALS(1) | |||||
---|---|---|---|---|---|---|---|---|---|
PJDIR.x | PJSEL1.7 | PJSEL0.7 | PJSEL1.6 | PJSEL0.6 | HFXTBYPASS | ||||
PJ.6/HFXIN/ USSXT_BOUT | 10 | 9 | PJ.6 (I/O) | 0 = Input, 1 = Output | X | X | 0 | 0 | X |
HFXIN crystal mode(2) | X | X | X | 0 | 1 | 0 | |||
HFXIN bypass mode(2) | X | X | X | 0 | 1 | 1 | |||
N/A | 0 | X | X | 1 | 0 | X | |||
Internally tied to DVSS | 0 | ||||||||
N/A | 0 | X | X | 1 | 1 | X | |||
USSXT_BOUT (3) | 1 | ||||||||
PJ.7/HFXOUT | 11 | 10 | PJ.7 (I/O)(4) | 0 = Input, 1 = Output | 0 | 0 | 0 | 0 | 0 |
1 | X | ||||||||
X | X | 1(5) | |||||||
N/A | 0 | see (4) | see (4) | 0 | 0 | 0 | |||
1 | X | ||||||||
X | X | 1(5) | |||||||
Internally tied to DVSS | 1 | see (4) | see (4) | 0 | 0 | 0 | |||
1 | X | ||||||||
X | X | 1(5) | |||||||
HFXOUT crystal mode(2) | X | X | X | 0 | 1 | 0 |